# Effect of Back-Gate Dielectric on Indium Tin Oxide (ITO) Transistor Performance and Stability

Alwin Daus<sup>®</sup>, *Member, IEEE*, Lauren Hoang, *Graduate Student Member, IEEE*, Carlo Gilardi<sup>®</sup>, *Member, IEEE*, Sumaiya Wahid<sup>®</sup>, *Graduate Student Member, IEEE*, Jimin Kwon<sup>®</sup>, *Member, IEEE*, Shengjun Qin<sup>®</sup>, Jung-Soo Ko, Mahnaz Islam<sup>®</sup>, *Graduate Student Member, IEEE*, Aravindh Kumar, Kathryn M. Neilson<sup>®</sup>, *Graduate Student Member, IEEE*, Krishna C. Saraswat, *Life Fellow, IEEE*, Subhasish Mitra<sup>®</sup>, *Fellow, IEEE*, H.-S. Philip Wong<sup>®</sup>, *Fellow, IEEE*, and Eric Pop<sup>®</sup>, *Fellow, IEEE* 

Abstract—Amorphous oxide semiconductors (AOSs) are receiving increased attention for electronics requiring low fabrication temperatures, but concerns remain about their stability. Here, we fabricate thin (~4 nm) indium tin oxide (ITO) field-effect transistors (FETs) with three back-gate dielectrics (HfO2, Al2O3, SiO2) deposited under various conditions. We find that low dielectric surface roughness <1 nm ensures good ITO channel mobility, high dielectric breakdown field, and reduced trap states as confirmed by our simulations. The FET subthreshold drain current is accurately described by incorporating both interface and ITO bulk donor traps into the simulations. We also study the ITO devices under positive bias stress (PBS), finding the highest stability with HfO<sub>2</sub> dielectrics, which contrasts reports on other AOS transistors. Through benchmarking, we identify lowering the equivalent oxide thickness (EOT) as one of the major contributors for improved PBS stability. These findings elucidate several key parameters for the improvement of AOS FET performance and stability.

Manuscript received 2 August 2023; revised 16 September 2023; accepted 21 September 2023. Date of publication 19 October 2023; date of current version 24 October 2023. This work was supported in part by the Stanford Nanofabrication Facility and Stanford Nano Shared Facilities for Enabling Device Fabrication and Characterization, through NSF under Award ECCS-1542152. The work of Carlo Gilardi was supported in part by DARPA 3DSoC and in part by the Stanford System X Alliance. The review of this brief was arranged by Editor J. D. Phillips. (Alwin Daus, Lauren Hoang, and Carlo Gilardi contributed equally to this work.) (Corresponding author: Eric Pop.)

Alwin Daus is with the Department of Electrical Engineering, Stanford University, Stanford, CA 94305 USA. He is now with the Department of Microsystems Engineering (IMTEK), University of Freiburg, 79110 Freiburg, Germany.

Lauren Hoang, Carlo Gilardi, Sumaiya Wahid, Jimin Kwon, Shengjun Qin, Jung-Soo Ko, Mahnaz Islam, Aravindh Kumar, Kathryn M. Neilson, Krishna C. Saraswat, H.-S. Philip Wong, and Eric Pop are with the Department of Electrical Engineering, Stanford University, Stanford, CA 94305 USA (e-mail: epop@stanford.edu).

Subhasish Mitra is with the Department of Electrical Engineering and the Department of Computer Science, Stanford University, Stanford, CA 94305 USA.

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TED.2023.3319300.

Digital Object Identifier 10.1109/TED.2023.3319300

Index Terms— Amorphous oxide semiconductor (AOS), bias stress stability, field-effect transistor (FET), gate dielectric, indium tin oxide (ITO), interfaces, mobility, traps.

## I. INTRODUCTION

MORPHOUS oxide semiconductors (AOS) are widely used for field-effect transistors (FETs) in displays and are candidates for electronics on various substrates enabled by low-temperature processing (<400 °C) [1]. Thus, they have attracted increased attention for monolithic 3-D integration [2], especially because high ON/OFF current ratio  $(>10^9)$  and high drive currents (>1 mA/ $\mu$ m) have been shown in thin, shortchannel AOS FETs [3], [4], [5]. Thin indium-tin-oxide (ITO) is one AOS candidate with good mobility  $\sim 50 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ and low contact resistance  $\sim 160 \ \Omega \cdot \mu m$  having been reported [4], [5]. However, the impact of the gate dielectric material on ITO FET performance and bias stress stability remains unknown. Here, we investigate the properties of ITO FETs with several  $\sim 10$  nm thick back-gate dielectrics grown by various atomic layer deposition (ALD) conditions. We find that low root-mean-square (RMS) roughness ( $\Delta_{\rm rms}$  < 1 nm) and low equivalent oxide thickness (EOT) of the dielectric are both important to obtain high effective mobility ( $\mu_{eff}$ ), low subthreshold swing (SS) including steep near-threshold turnon, and improved bias stress stability. Based on our results, we conclude that HfO<sub>2</sub> dielectrics and interfaces are preferable over Al<sub>2</sub>O<sub>3</sub> for ITO FETs, which contrasts recent findings on FETs with other AOS [6], [7].

## **II. DEVICE FABRICATION AND CHARACTERIZATION**

Fig. 1(a) displays a schematic and an optical image of the fabricated transistors. First, local Ti/Pd (5/35 nm) back-gates were deposited by electron-beam evaporation onto thermally oxidized silicon ( $\sim$ 300 nm SiO<sub>2</sub> on Si) and patterned by lift-off. Then,  $\sim$ 10 nm HfO<sub>2</sub> (thermal or plasma), Al<sub>2</sub>O<sub>3</sub> (ozone), or SiO<sub>2</sub> (plasma) were grown on the back-gates by

0018-9383 © 2023 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information. Comparison of Different High- $\kappa$  Dielectrics All Deposited by ALD at 200 °C for Back-Gated ITO FETs:  $t_{de}$  Dielectric Thickness;  $\kappa$  Relative Dielectric Permittivity;  $\mu_{eff}$  Effective Mobility;  $V_T$  Threshold Voltage; Subthreshold Swing;  $D_{it}$  Interface Trap Density. The Initial Roughness ( $\Delta_{rms}$ ) of the Bare SiO<sub>2</sub>/Si Substrate and Ti/Pd Back-Gate Metal Were <0.2 and ~0.3 nm, Respectively. The ITO Deposition Does Not Further Increase The Roughness of the Respective ALD-Covered Electrodes

| Dielectric                             | t <sub>de</sub><br>(nm) | Δ <sub>rms</sub><br>(nm) | к    | Break-<br>down<br>field<br>(V/nm) | µ <sub>eff</sub><br>(cm²/V/s) at<br>∼8x10 <sup>12</sup> cm <sup>-2</sup> | V <sub>T</sub><br>(V) | Min. SS<br>(mV/decade) | D <sub>it</sub><br>(cm <sup>-2</sup> /eV) |
|----------------------------------------|-------------------------|--------------------------|------|-----------------------------------|--------------------------------------------------------------------------|-----------------------|------------------------|-------------------------------------------|
| HfO <sub>2</sub> (therm-1)             | 11                      | 1.7                      | 16.6 | 0.52                              | 21                                                                       | 1                     | 83                     | 4.0x10 <sup>12</sup>                      |
| HfO <sub>2</sub> (therm-2)             | 10.5                    | 0.7                      | 16.2 | 0.65                              | 45                                                                       | -0.6                  | 79                     | 2.4x10 <sup>12</sup>                      |
| HfO <sub>2</sub> (plasma)              | 9.5                     | 0.5                      | 15   | 0.72                              | 43                                                                       | 0.2                   | 78                     | 2.1x10 <sup>12</sup>                      |
| Al <sub>2</sub> O <sub>3</sub> (ozone) | 11                      | 0.4                      | 7.6  | 0.85                              | 44                                                                       | 0.2                   | 97                     | 2.4x10 <sup>12</sup>                      |



Fig. 1. Back-gated ITO FETs. (a) Device schematic and optical image of TLM structure with channel lengths *L* from ~0.2 to 9.2  $\mu$ m. Measured transfer characteristics ( $I_D-V_{GS}$ ) with (b) HfO<sub>2</sub> (several types), (c) Al<sub>2</sub>O<sub>3</sub>, and (d) SiO<sub>2</sub> gate dielectrics all grown by ALD, with physical thicknesses from 9.5–11 nm.  $I_G$  is the gate leakage and small arrows mark the forward and backward voltage sweep directions, indicating greater hysteresis for devices with SiO<sub>2</sub> dielectric.

ALD at 200 °C. We note two thermal-ALD HfO<sub>2</sub> films were tested with different tools, one with higher (therm-1) and the other with lower surface roughness (therm-2, see Table I). Subsequently, ~4 nm ITO was deposited by radio frequency magnetron sputtering at room temperature (100 W, 5 mTorr, 9:1 Ar/O<sub>2</sub> ratio) and channels were defined by wet etching in aqueous (1.7%) HCl solution. The ITO films are amorphous (as confirmed by X-ray diffraction) and are not expected to become crystalline when annealed up to 350 °C [5]. Finally, Ni/Au (40/20 nm) source/drain contacts were electron-beam evaporated and patterned by lift-off.

Devices with varying source-drain separation (i.e., channel lengths, L) were characterized on a probe station in the dark, in ambient air. Metal-oxide-semiconductor capacitors were used to measure the dielectric capacitance in accumulation, extract the relative dielectric constant ( $\kappa$ ), and determine the breakdown field. Positive bias stress (PBS) was investigated on FETs keeping the source/drain grounded while applying the stress voltage to the gate. The dielectric and ITO thickness and roughness were verified by atomic force microscopy. The threshold voltage ( $V_T$ ) and  $\mu_{eff}$  were extracted by linear extrapolation at peak transconductance and from transfer length method (TLM) structures [Fig. 1(a)], respectively. Within the channel lengths considered here (0.2–9.2  $\mu$ m) we do not see a difference in PBS,  $D_{it}$ , and minimum SS. Thus, we focus the bulk of our analysis on the longest channels to mainly probe the semiconductor/dielectric interface and minimize any contact effects.

# **III. RESULTS AND DISCUSSION**

Fig. 1(b)–(d) display drain current  $I_D$  versus gate–source voltage  $V_{GS}$  characteristics of our ITO FETs with different gate dielectrics. The devices with HfO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub> have reasonably low hysteresis (<0.2 V). In contrast, devices with SiO<sub>2</sub> show pronounced counterclockwise hysteresis with increased gate current  $I_G$  and a peak in  $I_G$  that coincides with a sub-60 mV/decade SS in the reverse sweep direction attributed to charge de-trapping in the imperfect insulator [8], [9]. Thus, we deduce that the quality of our ALD SiO<sub>2</sub> process is insufficient, and we focus our attention instead on the high- $\kappa$  dielectrics. Comparing the devices with HfO<sub>2</sub> dielectrics from various processes [Fig. 1(b)], we find significant  $V_T$  variation, which indicates differences in fixed dielectric charges.

Furthermore, the RMS roughness is notably higher for the film "therm-1" leading to half the  $\mu_{eff}$  of other films, which all have similar  $\mu_{eff} > 40 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  (Table I, with values averaged from each two TLMs). This illustrates the importance of smooth surfaces for few-nm thick AOS to exhibit good mobility, similar as reported for back-gated organic transistors [10]. Moreover, the lower dielectric roughness can also be correlated with higher breakdown fields observed (see Table I). The dielectric permittivities of all high- $\kappa$  dielectrics are within typical ranges (Table I), with that of Al<sub>2</sub>O<sub>3</sub> being about half of HfO<sub>2</sub>, which also leads to a higher minimum SS and lower drive current (compared to the "smooth" HfO<sub>2</sub>).

We now turn our attention to the SS and  $D_{it}$  for the dielectrics with smooth surfaces, which lead to FETs with good  $\mu_{eff} \ge 40 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ . We fit the experimental transfer

#### TABLE I



Fig. 2 TCAD simulation and SS. (a) Transfer characteristic of an ITO FET with plasma-HfO2 dielectric. The subthreshold region is accurately fit by introducing an interface trap density D<sub>it</sub> and an ITO bulk donor trap density  $D_{\text{bulk}}$ . (b) Trap densities corresponding to (a), showing an exponential decay of  $D_{\text{bulk}}$  from the conduction band edge and a constant Dit. The subthreshold region of the FETs is fit with the parameters for density ( $N_t$ ) and slope ( $\sigma$ ) of bulk traps and  $D_{tt}$ . (c) SS versus I<sub>D</sub> for FETs with different dielectrics and the TCAD fitting. (d) Zoomed-in low SS region of (c) showing that Dit dominates the deep SS region and D<sub>bulk</sub> limits the near-threshold region. Simulation parameters [5], [12], [13], [14], [15]:  $\kappa$  (ITO) = 9, electron effective mass (ITO) = 0.3, valley degeneracy = 2, band gap = 3.7 eV, and electron affinity = 4.3 eV. We use the same  $D_{\text{bulk}}$  for all three fits shown in (c) and (d). Other parameters are noted in Table I.

characteristics with Sentaurus TCAD [11] [Fig. 2(a)]. A reasonable representation of the subthreshold region is achieved by incorporating a constant, effective interface trap density  $D_{\rm it}$ , and an ITO bulk donor trap density  $D_{\rm bulk}$  as fitting parameters [Fig. 2(b)], along with material parameters from the literature [5], [12], [13], [14], [15]. There are several types of sub-gap states possible in AOS and they depend on process conditions like annealing and AOS deposition method [16], [17], [18]. However, for our purpose, we simplify our modeling assumptions and only use donor-type bulk traps, known to be caused by oxygen deficiencies, also a source of n-type doping in AOS [16]. We believe this is reasonable because such defects are well-established for AOS, and we also note that the nature of sub-gap states has only minor effects on our  $D_{it}$  extraction, such that our conclusions about the dielectrics are not affected. Moreover, the constant  $D_{it}$ [Fig. 2(b)] is a simplified effective representation to compare our different devices sufficient for the scope of this study.

For simplicity, because we focus on the SS and the nearthreshold region, we neglect the effect of deep traps on  $V_{\rm T}$ . Therefore, we shifted the simulated transfer characteristics in Fig. 2(a) by a fixed voltage to align to experimental data. Nevertheless, we note that the introduction of donor states negatively shifts  $V_{\rm T}$  because the (ionized) states act as dopants and increase carrier density. In contrast, a small positive  $V_{\rm T}$ shift is observed when adding interface states where electron trapping occurs, electrostatically delaying device turn-on.



Fig. 3. Transfer characteristics of two FETs with plasma-HfO<sub>2</sub> dielectric after bias stress  $V_{\rm GS,bs}$  of (a) 1.25 V and (b) 2.5 V, for increasing bias stress times  $t_{\rm bs}$ . (c)  $\Delta V_{\rm T}$  normalized by vertical field  $\mathcal{E}_{\rm GS}$  versus  $t_{\rm bs}$ . (d)  $\Delta V_{\rm T}/\mathcal{E}_{\rm GS}$  versus EOT for our AOS FETs stressed for 1000 s including data from [22]. The devices were stressed at similar  $\mathcal{E}_{\rm GS} \sim 2.5$  MV/cm, but  $\Delta V_{\rm T}$  is normalized because of variations in physical thicknesses.

We extract similar  $D_{it}$  values for the different dielectrics, with plasma-HfO<sub>2</sub> being slightly lower than others (Table I). Overall, the SS with HfO<sub>2</sub> dielectrics is lower than with Al<sub>2</sub>O<sub>3</sub> because of the higher  $\kappa$ , which is evident especially at higher  $I_D$  [Fig. 2(c)] but also noticeable for the minimum SS (Table I). It is interesting to note that  $D_{it}$  mostly influences SS in the deep subthreshold regime, while  $D_{\text{bulk}}$  dominates the near-threshold behavior [Fig. 2(d)]. We have assumed the same  $D_{\text{bulk}}$  ( $N_{\text{t}} = 1.8 \times 10^{20} \text{ cm}^{-3}$ ,  $\sigma = 72 \text{ meV}$ ) when fitting devices with "smooth" dielectrics, but devices with "rough" HfO<sub>2</sub> were fit with larger  $D_{\text{bulk}}$  ( $N_{\text{t}} = 2.6 \times 10^{20} \text{ cm}^{-3}$ ,  $\sigma = 72$  meV) and  $D_{\rm it}$  (Table I) indicating more defects both in ITO and at the ITO/HfO<sub>2</sub> interface. This highlights that the AOS quality also impacts the subthreshold characteristics. The shallow donor-like tail states can be linked to undercoordinated metal atoms (or oxygen vacancies), which are influenced by AOS stoichiometry as well as process conditions such as annealing [16], [19].

Last, we perform PBS measurements. We find that  $V_{\rm T}$  shifts positively due to the trapping of electrons near the dielectric/ semiconductor interface (e.g., within dielectric defect states) [8], [20], where higher stress voltage causes larger shifts [Fig. 3(a) and (b)]. The dependence of  $\Delta V_{\rm T}$  on bias stress time follows a stretched-exponential form [Fig. 3(c)] [21], with fit maximum  $\Delta V_{\rm T}/\mathcal{E}_{\rm GS}$  of ~0.7, ~0.9, and ~1.1 V·cm/MV for "therm-2" HfO<sub>2</sub>, plasma HfO<sub>2</sub>, and Al<sub>2</sub>O<sub>3</sub>, respectively.

Our ITO FETs with  $HfO_2$  dielectric are more stable than those with  $Al_2O_3$  dielectric, in contrast to a previous study of IGZO [7] which used  $Al_2O_3$  dielectrics for improved stability. This could be due to variations in electron affinity dependent on AOS type and thickness, causing different energy separations between conduction bands and defect bands in  $Al_2O_3$  and  $HfO_2$  [20]. We note that PBS is more affected by



Fig. 4. Benchmarking of  $\Delta V_T / \mathcal{E}_{GS}$  for AOS FETs stressed for 1000 s. The orange-shaded area with EOT > 40 nm contains several AOS including ZnSnO (ZTO), InGaZnO (IGZO), W-doped InZnO (W-IZO), InAlZnO, and In<sub>2</sub>O<sub>3</sub>. The arrows denote that annealing, N-doping, or composition can improve stability. Our work with ITO indicates higher stability with HfO<sub>2</sub> dielectrics (thermal and plasma), while a recent IGZO work shows higher stability with Al<sub>2</sub>O<sub>3</sub>. Literature data: [7], [23], [24], [25], [26], [27], [28], [29], [30], [31], [32].

dielectric bulk traps than by interface traps  $(D_{it})$  [20]. Thus, it is reasonable that devices with "therm-2" HfO<sub>2</sub> (Table I) have slightly higher  $D_{it}$  and lower  $\Delta V_T / \mathcal{E}_{GS}$  than devices with plasma HfO<sub>2</sub>.

Based on our data, we find that EOT strongly affects PBS [Fig. 3(d), with averages and standard deviations for each 2–3 devices] [22]. This is supported by our benchmarking plot where we compare  $\Delta V_T/\mathcal{E}_{GS}$  and EOT from various works on AOS FETs [Fig. 4] [7], [23], [24], [25], [26], [27], [28], [29], [30], [31], [32]. In fact, reducing dielectric thickness and/or increasing the dielectric permittivity suffices to lower  $\Delta V_T$ . If the trapped charge is uniformly distributed in the dielectric, reducing the dielectric thickness (and EOT) naturally eliminates part of the trapped charges [33]. If the trapped charge is at a fixed distance from the channel interface (e.g., as a simplified scenario after bias stress), we can write [34]

$$\Delta V_T = -\frac{(t_{\rm de} - d_{\rm tr})Q_{\rm tr}}{\kappa\varepsilon_0}$$

where  $t_{de}$  is the physical gate dielectric thickness,  $d_{tr}$  is the fixed distance between the traps and the channel interface,  $Q_{tr} < 0$  is the trapped charge,  $\kappa$  is the relative dielectric constant, and  $\epsilon_0$  is the vacuum permittivity. Thus, when EOT is reduced (i.e.,  $t_{de}$  is reduced or  $\kappa$  is increased), the gate electrode is more effective at screening the trapped charge [35]. The equation above also reveals that there can be some exceptions when combinations of  $t_{de}$  and  $\kappa$  lower EOT but not  $\Delta V_T$ .

Nevertheless, we also note there are more effects influencing AOS stability under PBS: the AOS composition is believed to be a factor, where metal dopants with high bond-dissociation energy suppress the formation of excessive oxygen vacancies [36], which could also be the case for Sn in ITO [37]. The addition of dopants like W has shown to improve stability, but lower AOS mobility [36]. Other factors for stability are process parameters like annealing and passivation as indicated in Fig. 4. In addition, for some dielectrics, the release of residual hydrogen can lead to negative  $V_{\rm T}$  shifts upon PBS due to n-doping of the channel [16], [28].

This indicates that AOS stability is a multidimensional problem, where the whole device stack and fabrication process need optimization. We believe that scaled EOT is one of the major factors, independent of AOS composition, and highly stable AOS FETs may be achievable without sacrificing mobility.

# IV. CONCLUSION

We have studied ~4 nm thin, back-gated ITO transistors with different dielectrics and have found that low  $\Delta_{\rm rms}$  < 1 nm is important to obtain good mobility and reduced bulk and interface trap densities. We highlight the correlation between surface roughness and bulk trap densities, which is important for optimizing ITO devices. We also identify EOT as an important parameter for improved PBS stability, both within our work and via benchmarking with the literature. Future studies on annealing and passivation could lead to further improvements in the electrical stability and performance of ITO transistors.

## ACKNOWLEDGMENT

The authors acknowledge the Ozone Generator Provided by TMEIC Corporation.

## REFERENCES

- L. Petti et al., "Metal oxide semiconductor thin-film transistors for flexible electronics," *Appl. Phys. Rev.*, vol. 3, no. 2, Jun. 2016, Art. no. 021303, doi: 10.1063/1.4953034.
- [2] W. Chakraborty, H. Ye, B. Grisafe, I. Lightcap, and S. Datta, "Low thermal budget (<250 °C) dual-gate amorphous indium tungsten oxide (IWO) thin-film transistor for monolithic 3-D integration," *IEEE Trans. Electron Devices*, vol. 67, no. 12, pp. 5336–5342, Dec. 2020, doi: 10.1109/TED.2020.3034063.
- [3] S. Wahid, A. Daus, A. Kumar, H. S. P. Wong, and E. Pop, "First demonstration of dual-gated indium tin oxide transistors with record drive current ~2.3 mA/μm at L ≈ 60 nm and VDS = 1 V," in *IEDM Tech. Dig.*, Dec. 2022, p. 12, doi: 10.1109/IEDM45625.2022.10019544.
- [4] S. Li, C. Gu, X. Li, R. Huang, and Y. Wu, "10-nm channel length indium-tin-oxide transistors with Ion= 1860 μA/μm, Gm= 1050 μS/μm at Vds= 1 V with BEOL compatibility," in *IEDM Tech. Dig.*, Dec. 2020, p. 40, doi: 10.1109/IEDM13553.2020.9371966.
- [5] S. Li et al., "Nanometre-thin indium tin oxide for advanced highperformance electronics," *Nature Mater.*, vol. 18, no. 10, pp. 1091–1097, Aug. 2019, doi: 10.1038/s41563-019-0455-8.
- [6] M. Si et al., "Why In<sub>2</sub>O<sub>3</sub> can make 0.7 nm atomic layer thin transistors," *Nano Lett.*, vol. 21, no. 1, pp. 500–506, Dec. 2020, doi: 10.1021/acs.nanolett.0c03967.
- [7] A. Chasin et al., "Understanding and modelling the PBTI reliability of thin-film IGZO transistors," in *IEDM Tech. Dig.*, Dec. 2021, pp. 31, doi: 10.1109/IEDM19574.2021.9720666.
- [8] A. Daus et al., "Positive charge trapping phenomenon in n-channel thinfilm transistors with amorphous alumina gate insulators," J. Appl. Phys., vol. 120, no. 24, Dec. 2016, Art. no. 244501, doi: 10.1063/1.4972475.
- [9] A. Daus et al., "Charge trapping mechanism leading to sub-60mV/decade-Swing FETs," *IEEE Trans. Electron Devices*, vol. 64, no. 7, pp. 2789–2796, Jul. 2017, doi: 10.1109/TED.2017.2703914.
- [10] S. Steudel et al., "Influence of the dielectric roughness on the performance of pentacene transistors," *Appl. Phys. Lett.*, vol. 85, no. 19, pp. 4400–4402, Nov. 2004, doi: 10.1063/1.1815042.
- [11] Synopsys Sentaurus TCAD, Synopsys, Mountain View, CA, USA, 2020.
- [12] B. Iñiguez et al., "New compact modeling solutions for organic and amorphous oxide TFTs," *IEEE J. Electron Devices Soc.*, vol. 9, pp. 911–932, Aug. 2021, doi: 10.1109/JEDS.2021.3106836.
- [13] I. Hamberg and C. G. Granqvist, "Evaporated sn-doped In<sub>2</sub>O<sub>3</sub> films: Basic optical properties and applications to energy-efficient windows," *J. Appl. Phys.*, vol. 60, no. 11, pp. R123–R160, Dec. 1986, doi: 10.1063/1.337534.

- [14] N. Preissler, O. Bierwagen, A. T. Ramu, and J. S. Speck, "Electrical transport, electrothermal transport, and effective electron mass in single-crystalline In<sub>2</sub>O<sub>3</sub> films," *Phys. Rev. B, Condens. Matter*, vol. 88, no. 8, Aug. 2013, Art. no. 085305, doi: 10.1103/PhysRevB. 88.085305.
- [15] P. H. Carey et al., "Band offsets in ITO/Ga<sub>2</sub>O<sub>3</sub> heterostructures," *Appl. Surf. Sci.*, vol. 422, pp. 179–183, Nov. 2017, doi: 10.1016/j.apsusc.2017.05.262.
- [16] T. Kamiya, K. Nomura, and H. Hosono, "Origins of high mobility and low operation voltage of amorphous oxide TFTs: Electronic structure, electron transport, defects and doping," *J. Display Technol.*, vol. 5, no. 7, pp. 273–288, Jul. 2009, doi: 10.1109/JDT.2009.2021582.
- [17] W. Xu et al., "Low temperature solution-processed IGZO thin-film transistors," *Appl. Surf. Sci.*, vol. 455, pp. 554–560, Oct. 2018, doi: 10.1016/j.apsusc.2018.06.005.
- [18] J. Socratous et al., "Electronic structure of low-temperature solutionprocessed amorphous metal oxide semiconductors for thin-film transistor applications," *Adv. Funct. Mater.*, vol. 25, no. 12, pp. 1873–1885, Feb. 2015, doi: 10.1002/adfm.201404375.
- [19] W. Körner, D. F. Urban, and C. Elsässer, "Generic origin of subgap states in transparent amorphous semiconductor oxides illustrated for the cases of In-Zn-O and In-Sn-O: Subgap states in transparent amorphous semiconductor oxides," *Phys. Status Solidi A*, vol. 212, no. 7, pp. 1476–1481, Mar. 2015, doi: 10.1002/pssa.201431871.
- [20] Y. Y. Illarionov et al., "Insulators for 2D nanoelectronics: The gap to bridge," *Nature Commun.*, vol. 11, no. 1, pp. 1–15, Jul. 2020, doi: 10.1038/s41467-020-16640-8.
- [21] J.-M. Lee, I.-T. Cho, J.-H. Lee, and H.-I. Kwon, "Bias-stress-induced stretched-exponential time dependence of threshold voltage shift in InGaZnO thin film transistors," *Appl. Phys. Lett.*, vol. 93, no. 9, Sep. 2008, Art. no. 093504, doi: 10.1063/1.2977865.
- [22] L. Hoang et al., "Bias stress stability of ITO transistors and its dependence on dielectric properties," in *Proc. 80th Annu. Device Res. Conf. (DRC)*, Jun. 2022, pp. 1–2, doi: 10.1109/DRC55272.2022. 9855789.
- [23] P. Görrn et al., "Stability of transparent zinc tin oxide transistors under bias stress," *Appl. Phys. Lett.*, vol. 90, no. 6, Feb. 2007, Art. no. 063502, doi: 10.1063/1.2458457.
- [24] M. J. Kim, H.-W. Park, K. Jeong, and K.-B. Chung, "In-situ investigation of the gate bias instability of tungsten-doped indium zinc oxide thin film transistor by simultaneous ultraviolet and thermal treatment," *IEEE Trans. Electron Devices*, vol. 68, no. 8, pp. 3851–3856, Aug. 2021, doi: 10.1109/TED.2021.3090737.
- [25] M. E. Lopes et al., "Gate-bias stress in amorphous oxide semiconductors thin-film transistors," *Appl. Phys. Lett.*, vol. 95, no. 6, Aug. 2009, Art. no. 063502, doi: 10.1063/1.3187532.

- [26] X. Zhou, X. Zhang, Y. Shao, L. Zhang, H. He, D. Han, Y. Wang, and S. Zhang, "P-6.1: Asymmetric effects of gate-bias stress voltage on the stability under positive and negative gate-bias stress of a-IGZO TFTs," in *Proc. SID Int. Symp. Dig. Tech. Papers*, vol. 49, Nov. 2018, pp. 597–600, doi: 10.1002/sdtp.12792.
- [27] I.-T. Cho, J.-M. Lee, J.-H. Lee, and H.-I. Kwon, "Charge trapping and detrapping characteristics in amorphous InGaZnO TFTs under static and dynamic stresses," *Semicond. Sci. Technol.*, vol. 24, no. 1, Dec. 2008, Art. no. 015013, doi: 10.1088/0268-1242/24/1/015013.
- [28] J. T. Jang, D. Ko, S.-J. Choi, D. M. Kim, and D. H. Kim, "Observation of hydrogen-related defect in subgap density of states and its effects under positive bias stress in amorphous InGaZnO TFT," *IEEE Electron Device Lett.*, vol. 42, no. 5, pp. 708–711, May 2021, doi: 10.1109/LED.2021.3066624.
- [29] K. Park et al., "Highly reliable amorphous In-Ga-Zn-O thin-film transistors through the addition of nitrogen doping," *IEEE Trans. Electron Devices*, vol. 66, no. 1, pp. 457–463, Jan. 2019, doi: 10.1109/TED.2018.2881799.
- [30] J. K. Jeon, J. G. Um, S. Lee, and J. Jang, "Control of O-H bonds at a-IGZO/SiO<sub>2</sub> interface by long time thermal annealing for highly stable oxide TFT," *AIP Adv.*, vol. 7, no. 12, Dec. 2017, Art. no. 125110, doi: 10.1063/1.5008435.
- [31] H. Fujiwara, Y. Sato, N. Saito, T. Ueda, and K. Ikeda, "Surrounding gate vertical-channel FET with a gate length of 40 nm using BEOL-compatible high-thermal-tolerance In-Al-Zn oxide channel," *IEEE Trans. Electron Devices*, vol. 67, no. 12, pp. 5329–5335, Dec. 2020, doi: 10.1109/TED.2020.3021996.
- [32] I. Abdullah et al., "Bias stability of solution-processed In<sub>2</sub>O<sub>3</sub> thin film transistors," *J. Phys., Mater.*, vol. 4, no. 1, Nov. 2020, Art. no. 015003, doi: 10.1088/2515-7639/abc608.
- [33] J. H. Sim et al., "Effects of ALD HfO<sub>2</sub> thickness on charge trapping and mobility," *Microelectronic Eng.*, vol. 80, pp. 218–221, Jun. 2005, doi: 10.1016/j.mee.2005.04.071.
- [34] R. S. Muller and T. I. Kamins, *Device Electronics for Integrated Circuits*, 3rd ed. Hoboken, NJ, USA: Wiley, Oct. 2002.
- [35] R. S. Park, G. Hills, J. Sohn, S. Mitra, M. M. Shulaker, and H.-S.-P. Wong, "Hysteresis-free carbon nanotube field-effect transistors," ACS Nano, vol. 11, no. 5, pp. 4785–4791, May 2017, doi: 10.1021/acsnano.7b01164.
- [36] T. Kizu et al., "Low-temperature processable amorphous In-W-O thinfilm transistors with high mobility and stability," *Appl. Phys. Lett.*, vol. 104, no. 15, Apr. 2014, Art. no. 152103, doi: 10.1063/1.4871511.
- [37] S. Parthiban and J.-Y. Kwon, "Role of dopants as a carrier suppressor and strong oxygen binder in amorphous indium-oxide-based field effect transistor," *J. Mater. Res.*, vol. 29, no. 15, pp. 1585–1596, Aug. 2014, doi: 10.1557/jmr.2014.187.