## Improved Contacts to MoS<sub>2</sub> Transistors by Ultra-High Vacuum Metal **Deposition** Chris D. English, Gautam Shine, Vincent E. Dorgan, Krishna C. Saraswat, and Eric Pop\*\*, Supporting Information ABSTRACT: The scaling of transistors to sub-10 nm dimensions is strongly limited by their contact resistance $(R_C)$ . Here we present a systematic study of scaling MoS<sub>2</sub> devices and contacts with varying electrode metals and controlled deposition conditions, over a wide range of temperatures (80 to 500 K), carrier densities (1012 to 1013 cm<sup>-2</sup>), and contact dimensions (20 to 500 nm). We uncover that Au deposited in ultra-high vacuum ( $\sim 10^{-9}$ Torr) yields three times lower R<sub>C</sub> than under normal conditions, reaching 740 $\Omega \cdot \mu m$ and specific contact resistivity $3 \times 10^{-7} \Omega \cdot cm^2$ , stable for over four months. Modeling reveals separate R<sub>C</sub> contributions from the Schottky barrier and the series access resistance, providing key insights on how to further improve scaling of MoS<sub>2</sub> contacts and transistor dimensions. The contact transfer length is ~35 nm at 300 K, which is verified experimentally using devices with 20 nm contacts and 70 nm contact pitch (CP), equivalent to the "14 nm" technology node. KEYWORDS: MoS<sub>2</sub>, contact resistance, 2D materials, transfer length, scaling, contact pitch n order to achieve field-effect transistor (FET) gate lengths below 10 nm, transistor channel thicknesses below approximately 2 nm are required to maintain good gate control of the channel and to minimize leakage current. 1,2 In such thin films, three-dimensional (3D) semiconductors like Si suffer from surface roughness (SR) effects: SR scattering reduces their mobility by nearly 2 orders of magnitude, 3-8 and SR fluctuations (coupled with increases of band gap due to quantization effects<sup>9</sup>) can lead to strong variability in threshold voltage. 10,11 In contrast, when sufficiently clean, two-dimensional (2D) materials such as graphene and MoS2 do not have surface roughness and exhibit good electrical mobility that is largely independent of channel thickness. 12-14 MoS2, a transition metal dichalcogenide (TMD), is a semiconductor with good mobility ( $\sim 100~\text{cm}^2~\text{V}^{-1}~\text{s}^{-1}$ in sub-2 nm thick films) and high on/off FET current ratio (~107) near room temperature. 14-20 Considering the nascent stage of ultra-thin TMD material synthesis and device fabrication, there is great potential for improvement, particularly from the perspective of device transport. Nevertheless, despite the apparently robust intrinsic properties of 2D devices with respect to scaling, the contact resistance (R<sub>C</sub>) currently limits further progress. As the channel length (L) is scaled down, the relative contribution of $R_C$ grows to dominate the total device resistance $(R_{TOT})$ , eventually limiting performance. In addition, with overall transistor scaling, contact dimensions (like contact length $L_C$ in Figure 1a) must also be decreased, resulting in current crowding at the TMD-metal interface and further $R_{\rm C}$ increases. To date, some improvements have been shown to $R_{\rm C}$ of TMDs through work function engineering and doping; <sup>21–26</sup> however, doping techniques frequently affect the threshold voltage, yielding devices that are difficult to turn off, with unclear long-term stability. In this work we present a thorough study of contact resistance to MoS2 under carefully controlled process conditions with various metals, combined with detailed modeling. We uncover that depositing Au contacts in ultrahigh vacuum ( $10^{-9}$ Torr) decreases $R_{\rm C}$ down to ~740 $\Omega \cdot \mu \rm m$ at room temperature, yielding long-term (>4 months) air stablecontacts without doping. This corresponds to a relatively small contact resistivity ( $\rho_{\rm C} \approx 3 \times 10^{-7} \ \Omega \cdot {\rm cm}^2$ ) and transfer length $(L_{\rm T} \approx 30 \text{ to } 40 \text{ nm})$ . These measurements also reveal that the transfer length method (TLM) approach gives a better estimate of contact resistance than four-probe measurements. Using our Au contacts we demonstrate the smallest MoS2 FETs measured to date, with 20 nm contacts and 70 nm contact pitch (equivalent to the modern "14 nm" technology node), whose behavior confirms the transfer length estimated from TLM measurements. **Experimental Results.** Thin $MoS_2$ flakes (1–15 layers) are exfoliated onto 90 nm of $SiO_2$ with a $Si(p^+)$ substrate serving Received: March 29, 2016 Revised: May 11, 2016 Published: May 27, 2016 <sup>&</sup>lt;sup>†</sup>Electrical Engineering, Stanford University, Stanford, California 94305, United States <sup>&</sup>lt;sup>‡</sup>Electrical and Computer Engineering, University of Illinois at Urbana—Champaign, Urbana, Illinois 61801, United States <sup>§</sup>Precourt Institute for Energy, Stanford University, Stanford, California 94305, United States Figure 1. (a) Schematic of our MoS<sub>2</sub> devices. (b) AFM image of TLM structure on MoS<sub>2</sub>. Inset: AFM cross-section of height profile. (c) Measured current vs gate voltage ( $V_{\rm D}=1$ V) for Au electrodes deposited at 10<sup>-9</sup> Torr, showing $V_{\rm T}$ extraction. (d) Total device resistance $R_{\rm TOT}$ vs L measured by TLM, at various carrier densities, n. Linear extrapolation of $R_{\rm TOT}$ vs L yields $2R_{\rm C}$ as the vertical axis intercept. Inset: $R_{\rm C}$ vs n for our "clean" Au contacts. (e) Measured $R_{\rm C}$ vs n for multiple contact metals at different deposition pressures, from this and previous work on undoped contacts. <sup>21,22</sup> Lower deposition pressures lead to cleaner interfaces and lower $R_{\rm C}$ . The cleanest Au contacts used here reach $R_{\rm C}\approx740~\Omega\cdot\mu{\rm m}$ at $n\approx10^{13}~{\rm cm}^{-2}$ after the metal lead resistance is subtracted. as the global back-gate (Figure 1a). Following XeF2 etching to form well-defined channels, TLM structures<sup>27</sup> with varying channel lengths ( $L = 0.1-3 \mu m$ ) are defined by electron beam (e-beam) lithography, and MoS2 thicknesses are subsequently confirmed by atomic force microscopy (AFM), as shown in Figure 1b and further described in the Supporting Information Section 1. We e-beam evaporate various contacts (Ni, Ti, Au) under two deposition pressures ( $P_{\rm D} = 10^{-9}$ and $10^{-6}$ Torr) to examine the effects of metal type and fabrication on R<sub>C</sub>. Estimated pressures during deposition are approximate, as they typically range from $0.5-5 \times 10^{-9}$ Torr for high vacuum and $0.5-5 \times 10^{-6}$ Torr for low vacuum. Devices are annealed at 300 °C for 2 h and then measured, without further exposure to ambient, in the same vacuum probe station. Thermal annealing removes hysteresis and stabilizes electrical measurements, although it can sometimes slightly degrade Ni contacts (Supporting Information Section 2). Figure 1c shows measured drain current $(I_{\rm D})$ vs gate voltage $(V_{\rm G})$ data for Au-contacted MoS<sub>2</sub> $(P_{\rm D}=10^{-9}~{\rm Torr};$ thickness $d\approx 4.5~{\rm nm})$ with different channel lengths. The carrier density is obtained from the gate overdrive $V_{\rm G}-V_{\rm T}$ , and the threshold voltage $V_{\rm T}$ is deduced from the linear fit (red lines, Figure 1c) to the $I_{\rm D}$ vs $V_{\rm G}$ curve at maximum transconductance, $^{27}$ $g_{\rm m}=\partial I_{\rm D}/\partial V_{\rm G}$ for each channel (red points, Figure 1c). All electrical data used in our analysis showed stable $V_{\rm T}$ between measurements and no evident hysteresis. We specifically choose to determine contact resistance with the TLM approach rather than four-probe configurations, which can introduce measurement errors, $^{27-29}$ and we provide a full comparison of the two methods for $MoS_2$ contacts in the Supporting Information Section 3. Figure 1d shows good linear fits to the total device resistance normalized by width $(R_{TOT})$ vs L, demonstrating uniform contacts. The vertical intercept of the linear fit yields the total contact resistance $(2R_C)$ and the slope yields the intrinsic sheet resistance and mobility, for different carrier densities.<sup>27</sup> The inset of Figure 1d shows the extracted contact resistance vs carrier density, including error bars arising from uncertainty of the linear extrapolation. The carrier density is $n = (V_G - V_T)$ $C_{\rm ox}/q$ , where $C_{\rm ox} \approx 38.4 \text{ nF/cm}^2$ for the SiO<sub>2</sub> employed here (90 nm) and q is the elementary charge. This approach enables us to obtain the contact resistance $R_{\rm C}$ for various carrier densities, different contact metals, temperatures, and deposition conditions. As a result, Figure 1e shows $R_C$ vs n for Au, Ni, and Ti contacts from this work ( $d \approx 4-5$ nm) and Au and Sc from other studies ( $d \approx 6-8$ nm). Our Au contacts with $P_D =$ $10^{-9}$ Torr have the best quality, reaching $800 \pm 200 \ \Omega \cdot \mu m$ (123) $\pm$ 30 $\Omega$ for $W = 6.5 \mu \text{m}$ ) at $10^{13} \text{ cm}^{-2}$ carrier density, including the lead resistance. After subtracting the estimated lead contribution, the contact resistance is $R_{\rm C} \approx 740~\Omega \cdot \mu {\rm m}$ at ${\sim}10^{13}~\text{cm}^{-2}$ carrier density. These contacts have been air-stable for over 4 months without the oxygen sensitivity of Ni, and in particular that of low work function metals such as Sc and Ti (see Supporting Information Section 4). Interestingly, as Figure 1e shows, Au contacts to samples of similar thickness but evaporated at higher pressure ( $P_{\rm D}=10^{-6}$ Torr) exhibit three times higher $R_{\rm C}$ , both here and in ref 21. It is also important to note that our Ni and Au contacts with $P_{\rm D}=10^{-6}$ Torr are almost identical, and the Sc (ref 22) and our Au contacts with $P_{\rm D}=10^{-9}$ Torr (lowest pressure) have the lowest $R_{\rm C}$ . These improvements in $R_{\rm C}$ with lower $P_{\rm D}$ indicate that a cleaner metal—MoS<sub>2</sub> interface is crucial for better contacts, almost regardless of bulk metal work function. We also emphasize that our use of multiple (>6) TLM channel lengths down to 100 nm is important for accurately determining the contact resistance, because fewer and longer channel lengths can lead to significantly larger errors in the extracted $R_{\rm C}$ (see Supporting Information Section 5). **Modeling Analysis.** To understand the improvement in $R_{\rm C}$ with lower $P_{\rm D}$ , we first examine the effective contact barrier height, $\phi_{\rm eff}$ in Figure 2a. The current density of thermionic emission through a metal—semiconductor contact <sup>27,30</sup> is $$J = A*T^{2} e^{-q\phi_{\text{eff}}/kT} (e^{qV/kT} - 1)$$ (1) where $A^*$ is the Richardson constant, V is the applied bias, T is the temperature, and k is Boltzmann's constant. Using this equation, the slope of the Richardson plot, $\ln(I_{\rm D}/T^2)$ vs 1/T, yields $\phi_{\rm eff}$ as a function of the vertical electric field $(E_{\rm N})$ between the gate and channel. $\phi_{\rm eff}$ represents both thermionic and field emission through the Schottky barrier and can change with $E_{\rm N}$ , which alters the barrier width. In general, the Schottky barrier height $\Phi_{\rm B} \neq \phi_{\rm eff}$ , but an increase in $\phi_{\rm eff}$ corresponds to an increase in $\Phi_{\rm B}$ for constant carrier density (see Supporting Information Section 6). Figure 2a displays $\phi_{\rm eff}$ for Au contacts with $P_{\rm D}=10^{-6}$ and $10^{-9}$ Torr, respectively. Both types of contacts show similar $\phi_{\rm eff}$ values over the range of $E_{\rm N}$ , indicating that a change in $P_{\rm D}$ has little effect on the barrier height. Thus, an improved $P_{\rm D}$ appears more likely to affect $R_{\rm C}$ Figure 2. (a) $\phi_{\rm eff}$ vs $E_{\rm N}$ (normal gate electric field) for Au contacts with $10^{-6}$ Torr (red) and $10^{-9}$ Torr (blue) deposition pressure. The uncertainty of both data sets is $\pm 10$ meV. (b) Measured intrinsic mobility $\mu$ vs T for MoS<sub>2</sub> with Au (blue) and Ni (red/green) contacts, showing $T^{-1.6}$ dependence. Inset: Schematic of contact as a resistor network, highlighting the different $\mu_{\rm C}$ and $\mu$ . (c) Calculated temperature dependence of sheet resistance $R_{\rm SH}$ (blue) and interfacial resistance $\rho_{\rm i}$ (red) at $n=5\times 10^{12}$ cm<sup>-2</sup>. (d) Calculated $R_{\rm C}(T)$ for $\mu_{\rm C}=\mu$ , $n=5\times 10^{12}$ cm<sup>-2</sup>, and varying $\Phi_{\rm B}$ as listed. (e) Calculated $R_{\rm C}(T)$ for varying $\mu_{\rm C}$ , $\Phi_{\rm B}=150$ meV, and $n=5\times 10^{12}$ cm<sup>-2</sup>. (f) Measurements of $R_{\rm C}$ vs T for Au ( $10^{-9}$ Torr, blue symbols) and Ni ( $10^{-6}$ Torr, red symbols) contacts at $n=5\times 10^{12}$ cm<sup>-2</sup>. Calculations (solid lines) are shown for $\mu_{\rm C0}=0.25$ cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> (red) and 20 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> (blue) for n=2.2, 4.3, and 5.5 $\times 10^{12}$ cm<sup>-2</sup> from top to bottom. Empty and filled symbols represent two different samples. through the lateral access resistance, not the interface resistance, which is determined by $\Phi_B$ . The R<sub>C</sub> measured by TLM is a total contact resistance resulting from two primary contributions: 1) thermionic and field emission through the metal-MoS<sub>2</sub> Schottky barrier, and 2) lateral access resistance under the contact due to the sheet resistance (R<sub>SH</sub>) of MoS<sub>2</sub>. To understand the importance of each contribution, we calculate $R_C$ vs T using a model that accounts for both the interfacial resistivity and the access resistance. First, we use a Tsu-Esaki<sup>31,32</sup> model with a transfer matrix method to calculate the specific interfacial resistivity $(\rho_i)$ of the metal-MoS2 interface including both tunneling and thermionic emission. $\rho_i$ only accounts for transport through the Schottky barrier, whereas the specific contact resistivity $(\rho_C)$ , discussed shortly, includes both the Schottky barrier and interlayer transport underneath the contacts. Additional model details are provided in the Supporting Information Section 7. Second, the sheet resistance is calculated from the mobility of $MoS_2$ under the contact, $\mu_C$ . We take the temperature dependence $R_{SH}(T) = [qn\mu_C(T)]^{-1}$ to be dictated by the measured T dependence of mobility, $\mu_{\rm C}(T) = \mu_{\rm C0}(T/300)^{-1.6}$ (Figure 2b) where $\mu_{C0}$ is the mobility at 300 K. In doing this, we allow the mobility under the contact to differ from that in the channel ( $\mu$ ), with $\mu_{C0}$ as a fitting parameter ( $\mu_{C0} = 35 \text{ cm}^2$ $V^{-1}$ s<sup>-1</sup> in Figure 2c). The total contact resistance $R_{\rm C}$ can either increase or decrease with T depending on the relative contributions of $R_{\rm SH}$ (increasing with T due to phonon scattering) and of $\rho_{\rm i}$ (decreasing with T due to thermionic emission), as summarized in Figure 2c. Thus, examining the temperature dependence of $R_{\rm C}$ can illuminate the physical mechanisms (interface vs access resistance) limiting the current transport at MoS<sub>2</sub>-metal contacts. We use the well-known transmission line model (Figure 2b inset)<sup>27,33</sup> to account for both $\rho_{\rm i}$ and $R_{\rm SH}$ in the $R_{\rm C}$ $$R_{\rm C} = \frac{\rho_{\rm C}}{L_{\rm T}} \coth \left(\frac{L_{\rm C}}{L_{\rm T}}\right) \approx \sqrt{\rho_i R_{\rm SH}}$$ (2) where $R_{\rm C}$ is in units of $\Omega\cdot\mu$ m, normalized by the contact width W for easier comparison between devices of different widths. $L_{\rm T}$ is the current transfer length (Figure 3b inset), $L_{\rm C}$ is the physical contact length (Figure 1a or Figure 3b inset), and the approximation above holds if $L_{\rm T}\ll L_{\rm C}$ (= 500 nm here) and $\rho_{\rm i}\approx\rho_{\rm C}$ , which we will show are both reasonable assumptions. With this in mind, Figure 2d shows our model calculations of $R_{\rm C}(T)$ for different barrier heights, assuming the mobility in the channel and under the contacts are the same, $\mu_C = \mu$ . As T increases, thermionic emission initially causes a decrease in $R_{\rm C}$ . At T > 200 K, $R_C$ eventually becomes either constant or rises slightly with T due to the increase of phonon-limited access resistance. The latter effect is more pronounced if $\mu_{\rm C} < \mu$ , as shown in Figure 2e and discussed below. Figure 2f reveals the measured temperature dependence of the regular Ni and the cleanest Au contacts, which can be best fitted using our model with $\Phi_B$ = 150 meV (consistent with previous measurements for Ni and Au contacts $^{22,34}$ ) and $\mu_{C0} = 0.25$ and 20 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> respectively. This suggests that the improved mobility under the contacts, $\mu_C$ with clean Au deposition is correlated with the lower $P_D$ , which reduces the amount of adsorbates (impurities) trapped at the metal-MoS<sub>2</sub> interface during the metal deposition. This hypothesis is also supported by scanning electron microscope (SEM) images of our contacts, which reveal the grain structure of the various metals on MoS<sub>2</sub> (see Supporting Information Section 8). Our analysis suggests that $R_{\rm C}$ is controlled more by the lateral access resistance under the contact rather than the Figure 3. Specific contact resistivity $\rho_{\rm C}$ and current transfer length $L_{\rm T}$ as a function of carrier density and temperature for our "clean" Au contacts ( $10^{-9}$ Torr deposition). (a) $\rho_{\rm C}$ vs n obtained directly from the TLM measurement. The corresponding interfacial resistivity is shown in Supplementary Figure S10. (b) $L_{\rm T}$ vs n for T=80–400 K. Inset schematic shows $L_{\rm T}$ and the physical contact length $L_{\rm C}$ ; red arrows are current flow lines. The extracted $L_{\rm T}$ uncertainty is approximately 33% at high carrier density and 50% at low carrier density. Schottky barrier. However, given that $R_{\rm SH}$ depends both on $\mu$ and n, we cannot rule out the possibility that $R_{\rm C}$ is affected by n under the contact instead of $\mu$ (e.g., through charge depletion, which in turn is microscopically influenced by the deposition conditions). This scenario would also lead to a larger $R_{\rm SH}$ of MoS $_2$ under the contacts, although it would have a weaker temperature dependence. Our model and measurements cannot presently distinguish between the two scenarios, but future work with higher contact doping and a two-dimensional solution of the field, charge, and current distributions at the contacts could help elucidate this issue. **Current Transfer Length.** While calculating $\rho_i$ is useful for modeling purposes, $\rho_{\rm C}$ can be directly extracted using the transmission line model in conjunction with the TLM measurement because $R_{\rm C}$ and $R_{\rm SH}$ are known a priori. $R_{\rm TOT}$ vs L (Figure 1d) yields the sheet resistance (slope of the line fits) and the contact resistance (vertical intercept $=2R_{\rm C}$ ), yielding both $\rho_{\rm C}$ and $L_{\rm T}$ from the exact form of eq 2 and from $L_{\rm T} = (\rho_{\rm C}/R_{\rm SH})^{1/2}$ . Thus, we extract $\rho_{\rm C}$ (Figure 3a) and the transfer length $L_{\rm T}$ (Figure 3b) from $R_{\rm C}$ measurements on Au contacts ( $P_{\rm D}=10^{-9}$ Torr) for varying T and n. At 300 K the lowest effective contact resistivity is $\rho_C \approx 3 \times 10^{-7} \ \Omega \cdot \text{cm}^2$ for our cleanest Au-MoS2 contacts; this result is comparable to that of chemically doped contacts, but without the disadvantage of a highly doped, "always on" channel with very negative $V_T$ . $\rho_C$ decreases with increasing T due to increased thermionic emission, down to $1.5 \times 10^{-7} \ \Omega \cdot \text{cm}^2$ at 400 K. Despite these improvements, $\rho_{\rm C}$ remains higher than for modern Si contacts $(\sim 10^{-8}~\Omega \cdot {\rm cm}^2)$ , $^{35}$ indicating a continued need for improvement. Note that $\rho_{\rm C}$ is slightly larger than $\rho_i$ (see Supporting Figure S10) due to vertical, intralayer resistance underneath the contact, which is not taken into account with the Tsu-Esaki In Figure 3b we extract $L_{\rm T}\approx 40$ nm at 300 K, a relatively small value consistent with a large $R_{\rm SH}$ and small $\rho_{\rm C}$ . The transfer length rapidly decreases with rising temperature, as $R_{\rm SH}$ increases due to phonon scattering and $\rho_{\rm C}$ decreases from enhanced thermionic emission. In this respect, MoS<sub>2</sub> transistors look promising from the point of view of contacts at elevated temperatures ( $L_{\rm T} \approx 20$ nm at 400 K), but more improvements must made at room temperature and below. Transistor Scaling. We now turn to an assessment of the scaling limits of MoS2 FETs. In Figure 4a, using our best Au contacts, we represent both the intrinsic channel resistance $(R_{\rm CH})$ and the total contact resistance $(2R_{\rm C})$ as a fraction of the total device resistance $(R_{\text{TOT}} = 2R_{\text{C}} + R_{\text{CH}})$ for channel lengths $L \le 1 \mu m$ . At 300 K, the contact resistance does not dominate $(R_{\rm CH} \ge 2R_{\rm C})$ down to $L \approx 90$ nm, where the two resistance components are approximately equal. In other words, the transistor becomes contact-limited at channel lengths below 90 nm given the best techniques shown in the present work, at room temperature. At 80 K, reduced phonon scattering results in a higher mobility (here $\mu \approx 140 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ ) and a less resistive channel; thus, MoS2 FETs become contact limited below 0.6 $\mu$ m. However, above room temperature (here at 400 K) the scalability of MoS<sub>2</sub> devices is improved, as the contact resistance does not become dominant until below $L \approx 40$ nm. These comparisons place the need for "good" contact resistance in the proper context. In other words, $R_{\rm C}$ ought to be evaluated as a fraction of the total device resistance including the channel. If the channel mobility is improved, the contact resistance must also be reduced for a given channel length. (For this reason, graphene FETs have more stringent contact resistance requirements than MoS<sub>2</sub> FETs.) Conversely, devices with lower mobility may be scalable to smaller channel lengths for a given contact resistance. These issues are particularly important for MoS<sub>2</sub>, where $R_{\rm CH}$ and $R_{\rm C}$ have opposite temperature dependencies, as seen in Figures 2c and 4a. For completeness, it is also important to account for the contact length $L_{\rm C}$ , which ultimately plays a large role in determining the total device size and density. The contact pitch<sup>36,37</sup> (CP) is $L+L_{\rm C}$ , taking L as the inner source-to-drain spacing (Supporting Figure S11). The CP is the true measure of device density for a given transistor technology. We recall that $R_{\rm C}$ is independent of $L_{\rm C}$ for $L_{\rm C}\gg L_{\rm T}$ , but $R_{\rm C}$ Figure 4. (a) Fraction of channel resistance ( $R_{\rm CH}$ ) and contact resistance ( $2R_{\rm C}$ ) contributing to the total device resistance ( $R_{\rm TOT} = R_{\rm CH} + 2R_{\rm C}$ ) as a function of channel length L, at three temperatures, for our "best" measured contacts. $2R_{\rm C}$ dominates $R_{\rm TOT}$ for $L \le 40$ nm at 400 K, $L \le 90$ nm at 300 K, and $L \le 600$ nm at 80 K. Solid symbols are our measured TLM data. Dashed line is a simple extrapolation based on the known $R_{\rm SH}$ and $R_{\rm C}$ . (b) $R_{\rm C}$ vs T for different carrier densities. Symbols connected are experimental data; solid lines are calculations with $\Phi_{\rm B} = 150$ meV and $\mu_{\rm C} = 20$ cm² V<sup>-1</sup> s<sup>-1</sup> corresponding to the same n as the measurements, where data are available. For the highest doping (3 × 10<sup>13</sup> cm²) calculations suggest $R_{\rm C} \approx 100~\Omega \cdot \mu {\rm m}$ at 300 K. Figure 5. (a) Measured current vs gate voltage for "short" Au contacts with $L_{\rm C}=20$ , 100, 250 nm and channel L=40 nm (at $V_{\rm D}=1$ V). Inset: Measured current (circles) and simulated current (dashed line) vs contact length at $V_{\rm G}=5$ V, yielding a transfer length $L_{\rm T}\approx30$ nm. (b) $I_{\rm D}$ vs $V_{\rm D}$ for the smallest device measured ( $L_{\rm C}\approx20$ nm) showing $I_{\rm D}>300~\mu{\rm A}/\mu{\rm m}$ , a record for a TMD FET at $\sim$ 70 nm contact pitch. Two sweeps for each data set reveal minimal hysteresis. (c) TEM cross-section of a MoS $_2$ FET with nanoscale contacts. The residue covering the device is sputtered Au–Pd, applied during preparation for the TEM cross-section. The gate is the p $^+$ Si seen below the Al $_2$ O $_3$ dielectric. increases sharply as a result of current crowding for $L_{\rm C} < L_{\rm T}$ . (A more complete scaling analysis must also take into account the scaling of gate-to-contact spacers and that of parasitic capacitances with $L_{\rm C}$ . $^{36,37}$ ) Thus, the best Au contacts reported here suggest a lower limit of $L_{\rm C} \approx 40$ nm at room temperature and $\sim 20$ nm at 400 K (see Figure 3b), before current crowding begins to play a role at the contacts. To investigate these points, we also fabricated MoS<sub>2</sub> FETs with L<sub>C</sub> down to 20 nm for the first time. Figure 5a shows the output characteristics of MoS2 FETs with varying contact lengths fabricated on the same MoS<sub>2</sub> flake (of 2-3 layers). As expected, no current degradation results from decreasing $L_C$ = 250 to 100 nm since $L_{\rm C}\gg L_{\rm T}$ . However, decreasing $L_{\rm C}$ from 100 to 20 nm degrades the current by 30%. Applying a fit to $I_{\rm D}$ vs $L_{\rm C}$ (Figure 5a, inset) using eq 2 yields an estimated $L_{\rm T} \approx 30$ nm, which is consistent with the extracted value of $L_{\rm T} \approx 40$ nm from TLM measurements. Although the 20 nm contacts are smaller than the transfer length, $I_{\mathrm{D}}$ vs $V_{\mathrm{D}}$ measurements nevertheless yield drive currents greater than 300 $\mu$ A/ $\mu$ m (Figure 5b). TEM cross sections (Figure 5c) confirm a contact pitch of 70 nm for the smallest fabricated device, approximately corresponding to the modern "14 nm" technology node. 40 To the best of our knowledge, these represent the smallest TMD FETs fabricated to date. In addition, the high drive currents demonstrated (>300 $\mu$ A/ $\mu$ m) are also a record for a TMD FET at these dimensions. Nonetheless, proper current saturation is not observed because these highly scaled devices are contactlimited, emphasizing the need for further improvements to nanoscale TMD contacts. To enable well-behaved MoS $_2$ FETs with sub-10 nm gate lengths at room temperature, $R_{\rm C}$ remains to be decreased by at least an order of magnitude. As we have shown, the lateral transport under the contact (access resistance) can be more important than $\Phi_{\rm B}$ for improving $R_{\rm C}$ to MoS $_2$ . Further improvements to the access resistance in MoS $_2$ FETs will result from improving the carrier density under the contacts, particularly through doping. To understand this effect, in Figure 4b we compare measured and calculated $R_{\rm C}(T)$ for various carrier densities. $R_{\rm C}$ decreases significantly as n rises up to $\sim 5 \times 10^{12}$ cm $^{-2}$ due to increased thermionic and field emission through the Schottky barrier, while at higher carrier densities $R_{\rm C}$ is limited by $R_{\rm SH}$ . To achieve a desirable $R_{\rm C} \approx 100$ $\Omega \cdot \mu {\rm m}$ (consistent with current ITRS requirements $^{35}$ ), significantly higher doping $(n > 3 \times 10^{13} \ {\rm cm}^{-2})$ is required to decrease $R_{SH}$ under the contact. This value gives an important target to be pursued by chemical or molecular doping. To put 2D devices and materials in perspective, Figure 6a,b compares our results (and others from the literature) for contact resistance and mobility with those of Si technology of similar channel thickness, d. Interestingly, our "clean" Au contacts ( $R_{\rm C}\approx 740~\Omega\cdot\mu{\rm m}$ for $d\approx 4.5~{\rm mm}$ ) are comparable to those of Si FinFETs of similar thickness, <sup>41,42</sup> which also display large access resistance. Ultra-thin Si fins suffer both from mobility degradation (described in our introduction) and from difficulty in doping and siliciding such thin Si layers. Our monolayer ( $d\approx 0.65~{\rm nm}$ ) MoS $_2$ devices typically show higher $R_{\rm C}$ due to greater access resistance, ostensibly from carrier—substrate scattering. However, if this access resistance can be **Figure 6.** Scaling of contact resistance and mobility with film thickness d for 2D materials (on $SiO_2$ ) and ultra-thin Si fins or films, at room temperature. (a) $R_{\rm C}$ vs d for our Ni-MoS<sub>2</sub> (magenta), our Au-MoS<sub>2</sub> contacts (blue), and Si FinFET contacts (red) from the literature. $^{41,42}$ Our Ni and Au contacts marked by circles were deposited at $10^{-6}$ Torr, the stars at $10^{-9}$ Torr. All our data are based on TLM, except the monolayers (see Supporting Information Section 11), and correspond to the highest carrier density for each sample ( $5 \times 10^{12}$ to $10^{13}$ cm<sup>-2</sup>). (b) $\mu$ vs d for graphene (green), $^{12,13}$ MoS<sub>2</sub> (blue, including this work), $^{46-49}$ WSe<sub>2</sub> (orange), $^{45,50}$ WS<sub>2</sub> (purple), $^{51}$ and ultra-thin SOI at $5 \times 10^{12}$ cm<sup>-2</sup> carrier density (red). $^{3-6}$ Closed (open) symbols represent electron (hole) mobilities. Mobilities here are for films in contact with SiO<sub>2</sub>. Some values are for field-effect and others for effective mobility; $^{27}$ thus, comparisons are approximate. mitigated, properly doped monolayer $MoS_2$ contacts could be superior to those of Si in subnanometer thickness films. In Figure 6b we compare mobilities of 2D materials to those of 3D materials like Si in ultra-thin body Si-on-insulator (UTB-SOI) as a function channel thickness. As previously mentioned. UTB-SOI and FinFETs are hampered by surface roughness scattering, causing the mobility to decrease rapidly for d < 3nm.<sup>3–8</sup> (A similar behavior is also seen in other ultra-thin 3D semiconductors like SiGe and III-Vs. 43,44) By comparison, MoS<sub>2</sub> and graphene mobility remain relatively constant down to sub-1 nm monolayer thickness, a unique characteristic of 2D materials, and further improvements are expected given the nascent stages of these technologies. Hole mobilities of UTB-SOI are even lower in thin channels ( $<20 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ for d=2.5 nm),<sup>3</sup> whereas those of sub-1 nm 2D semiconductors such as WSe<sub>2</sub> appear to be reasonable (>200 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>).<sup>45</sup> The preservation or enhancement of mobility, in tandem with further lowering of contact resistance in 1-3 layer 2D devices should thus remain a key focus in the 2D research community. **Summary.** We presented a comprehensive study of contact resistance to $MoS_2$ FETs under carefully controlled process conditions with various metals, temperatures, and detailed modeling. TLM structures were preferred (instead of four-probe) as we have found they are more reliable for $R_{\rm C}$ measurements. We also found that the use of multiple (>6) TLM channel lengths down to 100 nm is important for accurately determining the contact resistance. Combining modeling and experiments, we separated the two components of the contact resistance, i.e. "lateral" access resistance under the contact in series with "vertical" transport across the Schottky barrier (and across $MoS_2$ layers in multilayer devices). The lateral access resistance appears to dominate and must be decreased in future efforts. We uncovered that ultra-high vacuum Au deposition provides a higher quality metal—MoS<sub>2</sub> interface, leading to $R_{\rm C}$ as low as 740 $\Omega$ · $\mu$ m at room temperature without deliberate doping, and therefore stable for over 4 months. The estimated contact resistivity ( $\rho_{\rm C}\approx 3\times 10^{-7}~\Omega\cdot{\rm cm}^2$ ) and transfer length ( $L_{\rm T}\approx 35~{\rm nm}$ ) must be assessed in the proper context of transistor pitch and density. As a demonstration, we fabricated MoS<sub>2</sub> transistors with 20 nm contacts and 70 nm contact pitch, corresponding to the "14 nm" technology node. We also discussed further advancements that must occur if scaling of 2D-FETs below 10 nm is desired. #### ASSOCIATED CONTENT #### **S** Supporting Information The Supporting Information is available free of charge on the ACS Publications website at DOI: 10.1021/acs.nanolett.6b01309. Details of MoS<sub>2</sub> device fabrication and characterization; thermal annealing of devices and contacts; four-probe vs transfer length method measurements; contact degradation, metal-MoS<sub>2</sub> interface resistance model; Schottky barrier height extractions; contact morphology; contact pitch discussion (PDF) #### AUTHOR INFORMATION #### **Corresponding Author** \*E-mail: epop@stanford.edu. #### **Present Address** (V.E.D) Intel Corporation, Hillsboro, Oregon 97124, United States #### **Notes** The authors declare no competing financial interest. #### ACKNOWLEDGMENTS This work was supported in part by the Air Force Office of Scientific Research (AFOSR) FA9550-14-1-0251, the National Science Foundation (NSF) EFRI 2-DARE program 1542883, and the Stanford SystemX Alliance. C.D.E. acknowledges support from a Stanford Graduate Fellowship (SGF). #### REFERENCES - (1) Suzuki, K.; Tanaka, T.; Tosaka, Y.; Horie, H.; Arimoto, Y. *IEEE Trans. Electron Devices* **1993**, 40 (12), 2326–2329. - (2) Skotnicki, T.; Hutchby, J. A.; King, T.; Wong, H. S. P.; Boeuf, F. IEEE Circuits and Devices Magazine 2005, 21 (1), 16–26. - (3) Uchida, K.; Watanabe, H.; Kinoshita, A.; Koga, J.; Numata, T.; Takagi, S. Experimental study on carrier transport mechanism in ultrathin-body SOI nand p-MOSFETs with SOI thickness less than 5 nm. *IEEE Int. Electron Devices Meeting (IEDM)* 2002, 47–50. - (4) Uchida, K.; Koga, J.; Takagi, S.-i. Experimental study on carrier transport mechanisms in double- and single-gate ultrathin-body MOSFETs Coulomb scattering, volume inversion, and $\delta$ T<sub>SOI</sub>-induced scattering. *IEEE International Electron Devices Meeting (IEDM)* **2003**, 33.5.1–33.5.4. - (5) Schmidt, M.; Lemme, M. C.; Gottlob, H. D. B.; Driussi, F.; Selmi, L.; Kurz, H. *Solid-State Electron.* **2009**, *53* (12), 1246–1251. - (6) Gomez, L.; Åberg, I.; Hoyt, J. L. IEEE Electron Device Lett. 2007, 28, 285–287. - (7) Esseni, D.; Abramo, A. Semicond. Sci. Technol. 2004, 19 (4), S67. - (8) Jin, S.; Fischetti, M. V.; Ting-Wei, T. IEEE Trans. Electron Devices **2007**, 54 (9), 2191–2203. - (9) Jena, D. Proc. IEEE 2013, 101 (7), 1585-1602. - (10) Low, T.; Li, M. F.; Fan, W. J.; Ng, S. T.; Yeo, Y. C.; Zhu, C.; Chin, A.; Chan, L.; Kwong, D. L. Impact of surface roughness on silicon and germanium ultra-thin-body MOSFETs. *IEEE Int. Electron Devices Meeting (IEDM)* **2004**, 151–154. - (11) Tsutsui, G.; Saitoh, M.; Nagumo, T.; Hiramoto, T. IEEE Trans. Nanotechnol. 2005, 4 (3), 369–373. - (12) Zhu, W.; Perebeinos, V.; Freitag, M.; Avouris, P. Phys. Rev. B: Condens. Matter Mater. Phys. 2009, 80 (23), 235402. - (13) Nagashio, K.; Nishimura, T.; Kita, K.; Toriumi, A. Appl. Phys. Express 2009, 2, 025003. - (14) Li, S.-L.; Wakabayashi, K.; Xu, Y.; Nakaharai, S.; Komatsu, K.; Li, W.-W.; Lin, Y.-F.; Aparecido-Ferreira, A.; Tsukagoshi, K. *Nano Lett.* **2013**, *13* (8), 3546–3552. - (15) Late, D. J.; Liu, B.; Matte, H. S. S. R.; Dravid, V. P.; Rao, C. N. R. ACS Nano 2012, 6 (6), 5635-5641. - (16) Jariwala, D.; Sangwan, V. K.; Late, D. J.; Johns, J. E.; Dravid, V. P.; Marks, T. J.; Lauhon, L. J.; Hersam, M. C. Appl. Phys. Lett. 2013, 102 (17), 173107. - (17) Ghatak, S.; Ghosh, A. Appl. Phys. Lett. 2013, 103 (12), 122103. - (18) Liu, W.; Jiahao, K.; Wei, C.; Sarkar, D.; Khatami, Y.; Jena, D.; Banerjee, K. High-performance few-layer-MoS<sub>2</sub> field-effect-transistor with record low contact-resistance. *IEEE Int. Electron Devices Meeting (IEDM)* **2013**, 19.4.1–19.4.4. - (19) Kim, S.; Konar, A.; Hwang, W.-S.; Lee, J. H.; Lee, J.; Yang, J.; Jung, C.; Kim, H.; Yoo, J.-B.; Choi, J.-Y.; Jin, Y. W.; Lee, S. Y.; Jena, D.; Choi, W.; Kim, K. *Nat. Commun.* **2012**, *3*, 1011. - (20) Radisavljevic, B.; Kis, A. Nat. Mater. 2013, 12 (9), 815-820. - (21) Neal, A. T.; Liu, H.; Ye, P. D. Metal Contacts to $MoS_2$ : a Two-Dimensional Semiconductor. In *Device Research Conference*; Penn State University, 2012. - (22) Das, S.; Appenzeller, J. Nano Lett. 2013, 13, 3396-3402. (23) Du, Y.; Liu, H.; Neal, A. T.; Si, M.; Ye, P. D. IEEE Electron Device Lett. 2013, 34 (10), 1328-1330. - (24) Kiriya, D.; Tosun, M.; Zhao, P.; Kang, J. S.; Javey, A. J. Am. Chem. Soc. **2014**, 136 (22), 7853–7856. - (25) Yang, L.; Majumdar, K.; Liu, H.; Du, Y.; Wu, H.; Hatzistergos, M.; Hung, P. Y.; Tieckelmann, R.; Tsai, W.; Hobbs, C.; Ye, P. D. *Nano Lett.* **2014**, *14* (11), 6275–6280. - (26) Kappera, R.; Voiry, D.; Yalcin, S. E.; Branch, B.; Gupta, G.; Mohite, A. D.; Chhowalla, M. *Nat. Mater.* **2014**, *13* (12), 1128–1134. - (27) Schroder, D. K. Semiconductor Material and Device Characterization, 3rd ed.; John Wiley & Sons, 2006. - (28) Loh, W. M.; Swirhun, S. E.; Schreyer, T. A.; Swanson, R. M.; Saraswat, K. C. IEEE Trans. Electron Devices 1987, 34 (3), 512–524. - (29) Zimney, E. J.; Dommett, G. H. B.; Ruoff, R. S.; Dikin, D. A. Meas. Sci. Technol. **2007**, 18 (7), 2067–2073. - (30) Taur, Y.; Ning, T. H. Fundamentals of Modern VLSI Devices, 2nd ed.; Cambridge University Press, 1998. - (31) Shine, G.; Saraswat, K. C. Limits of Specific Contact Resistivity to Si, Ge and III-V Semiconductors Using Interfacial Layers. *International Conference on Simulation of Semiconductor Processes and Devices* **2013**, 69–72. - (32) Tsu, R.; Esaki, L. Appl. Phys. Lett. 1973, 22 (11), 562-564. - (33) Berger, H. Solid-State Electron. 1971, 15, 145-158. - (34) Kaushik, N.; Nipane, A.; Basheer, F.; Dubey, S.; Grover, S.; Deshmukh, M.; Lodha, S. Evaluating Au and Pd contacts in mono and multilayer MoS2 transistors. 2014 72nd Annual Device Research Conference (DRC) 2014, 195. - (35) International Technology Roadmap for Semiconductors. 2013. http://www.itrs2.net. - (36) Wei, L.; Deng, J.; Chang, L.-W.; Kim, K.; Chuang, C.-T.; Wong, H. S. P. *IEEE Trans. Electron Devices* **2009**, *56* (2), 312–320. - (37) Deng, J.; Kim, K.; Chuang, C.-T.; Wong, H.-S. P. IEEE Trans. Electron Devices 2007, 54 (5), 1148–1155. - (38) Mistry, K.; Allen, C.; Auth, C.; Beattie, B.; Bergstrom, D.; Bost, M.; Brazier, M.; Buehler, M.; Cappellani, A.; Chau, R.; Choi, C. H.; Ding, G.; Fischer, K.; Ghani, T.; Grover, R.; Han, W.; Hanken, D.; Hattendorf, M.; He, J.; Hicks, J.; Huessner, R.; Ingerly, D.; Jain, P.; James, R.; Jong, L.; Joshi, S.; Kenyon, C.; Kuhn, K.; Lee, K.; Liu, H.; Maiz, J.; McIntyre, B.; Moon, P.; Neirynck, J.; Pae, S.; Parker, C.; Parsons, D.; Prasad, C.; Pipes, L.; Prince, M.; Ranade, P.; Reynolds, T.; Sandford, J.; Shifren, L.; Sebastian, J.; Seiple, J.; Simon, D.; Sivakumar, S.; Smith, P.; Thomas, C.; Troeger, T.; Vandervoorn, P.; Williams, S.; Zawadzki, K. A 45nm Logic Technology with High-k+Metal Gate Transistors, Strained Silicon, 9 Cu Interconnect Layers, 193nm Dry Patterning, and 100% Pb-free Packaging. 2007 IEEE International Electron Devices Meeting 2007, 2007, 247–250. - (39) Packan, P.; Akbar, S.; Armstrong, M.; Bergstrom, D.; Brazier, M.; Deshpande, H.; Dev, K.; Ding, G.; Ghani, T.; Golonzka, O.; Han, W.; He, J.; Heussner, R.; James, R.; Jopling, J.; Kenyon, C.; Lee, S. H.; Liu, M.; Lodha, S.; Mattis, B.; Murthy, A.; Neiberg, L.; Neirynck, J.; Pae, S.; Parker, C.; Pipes, L.; Sebastian, J.; Seiple, J.; Sell, B.; Sharma, A.; Sivakumar, S.; Song, B.; St. Amour, A.; Tone, K.; Troeger, T.; Weber, C.; Zhang, K.; Luo, Y.; Natarajan, S. High performance 32nm logic technology featuring 2nd generation high-k + metal gate transistors. 2009 IEEE International Electron Devices Meeting (IEDM) 2009, 9, 1–4. - (40) Natarajan, S.; Agostinelli, M.; Akbar, S.; Bost, M.; Bowonder, A.; Chikarmane, V.; Chouksey, S.; Dasgupta, A.; Fischer, K.; Fu, Q.; Ghani, T.; Giles, M.; Govindaraju, S.; Grover, R.; Han, W.; Hanken, D.; Haralson, E.; Haran, M.; Heckscher, M.; Heussner, R.; Jain, P.; James, R.; Jhaveri, R.; Jin, I.; Kam, H.; Karl, E.; Kenyon, C.; Liu, M.; Luo, Y.; Mehandru, R.; Morarka, S.; Neiberg, L.; Packan, P.; Paliwal, A.; Parker, C.; Patel, P.; Patel, R.; Pelto, C.; Pipes, L.; Plekhanov, P.; Prince, M.; Rajamani, S.; Sandford, J.; Sell, B.; Sivakumar, S.; Smith, P.; Song, B.; Tone, K.; Troeger, T.; Wiedemer, J.; Yang, M.; Zhang, K. A 14nm logic technology featuring 2nd-generation FinFET, air-gapped interconnects, self-aligned double patterning and a 0.0588μm2 SRAM cell size. 2014 IEEE International Electron Devices Meeting (IEDM) 2014, 2014, 3.7.1–3.7.3. - (41) Duffy, R.; Van Dal, M. J. H.; Pawlak, B. J.; Collaert, N.; Witters, L.; Rooyackers, R.; Kaiser, M.; Weemaes, R. G. R.; Jurczak, M.; Lander, R. Improved fin width scaling in fully-depleted FinFETs by source-drain implant optimization. 38th European Solid-State Device Research Conference (ESSDERC) 2008, 334–337. - (42) van Dal, M. J. H.; Collaert, N.; Doornbos, G.; Vellianitis, G.; Curatola, G.; Pawlak, B. J.; Duffy, R.; Jonville, C.; Degroote, B.; Altamirano, E.; Kunnen, E.; Demand, M.; Beckx, S.; Vandeweyer, T.; Delvaux, C.; Leys, F.; Hikavyy, A.; Rooyackers, R.; Kaiser, M.; Weemaes, R. G. R.; Biesemans, S.; Jurczak, M.; Anil, K.; Witters, L.; Lander, R. J. P. Highly manufacturable FinFETs with sub-10nm fin width and high aspect ratio fabricated with immersion lithography. *IEEE Symposium on VLSI Technology* **2007**, 110–111. - (43) Chleirigh, C. N.; Theodore, N. D.; Fukuyama, H.; Mure, S.; Ehrke, H. U.; Domenicucci, A.; Hoyt, J. L. *IEEE Trans. Electron Devices* **2008**, 55 (10), 2687–2694. - (44) Sakaki, H.; Noda, T.; Hirakawa, K.; Tanaka, M.; Matsusue, T. Appl. Phys. Lett. 1987, 51 (23), 1934–1936. - (45) Fang, H.; Chuang, S.; Chang, T. C.; Takei, K.; Takahashi, T.; Javey, A. *Nano Lett.* **2012**, *12* (7), 3788–3792. - (46) Yu, Z.; Pan, Y.; Shen, Y.; Wang, Z.; Ong, Z.-Y.; Xu, T.; Xin, R.; Pan, L.; Wang, B.; Sun, L.; Wang, J.; Zhang, G.; Zhang, Y. W.; Shi, Y.; Wang, X. Nat. Commun. 2014, 5, 5290. - (47) Jariwala, D.; Sangwan, V. K.; Late, D. J.; Johns, J. E.; Dravid, V. P.; Marks, T. J.; Lauhon, L. J.; Hersam, M. C. *Appl. Phys. Lett.* **2013**, 102, 173107. - (48) Sangwan, V. K.; Arnold, H. N.; Jariwala, D.; Marks, T. J.; Lauhon, L. J.; Hersam, M. C. *Nano Lett.* **2013**, *13* (9), 4351–4355. - (49) Radisavljevic, B.; Radenovic, A.; Brivio, J.; Giacometti, V.; Kis, A. *Nat. Nanotechnol.* **2011**, *6* (3), 147–150. - (50) Liu, W.; Cao, W.; Kang, J.; Banerjee, K. ECS Trans. 2013, 58 (7), 281–285. - (51) Iqbal, M. W.; Iqbal, M. Z.; Khan, M. F.; Shehzad, M. A.; Seo, Y.; Park, J. H.; Hwang, C.; Eom, J. Sci. Rep. 2015, 5, 10699. # Correction to Improved Contacts to MoS<sub>2</sub> Transistors by Ultra-High Vacuum Metal Deposition Chris D. English, Gautam Shine, Vincent E. Dorgan, Krishna C. Saraswat, and Eric Pop\* *Nano Lett.* **2016**, *16* (3824), 3820–3830. DOI:10.1021/acs.nanolett.6b01309 Additional text is required to explain the relationship between Figure 5a and 5b. The revised caption of Figure 5b, shown below, contains the new text: Figure 5: (b) $I_{\rm D}$ vs $V_{\rm D}$ for the smallest device measured ( $L_{\rm C}\approx 20$ nm) showing $I_{\rm D}>300~\mu{\rm A}/\mu{\rm m}$ , a record for a TMD FET at $\sim 70$ nm contact pitch. The data in Figure 5a and 5b were obtained before and after a reduction in threshold voltage from $V_{\rm T}\approx 2$ V to -2 V, respectively, after device stress up to $V_{\rm D}=3$ V. The device was stable before and after this point, as shown by dual forward—backward sweeps revealing minimal hysteresis. The analysis and conclusions of our work remain unaffected. We thank Professor Per Lundgren (Chalmers University of Technology) for bringing this to our attention. ## **Supporting Information** ## Improved Contacts to MoS<sub>2</sub> Transistors by Ultra-High Vacuum Metal Deposition Chris D. English<sup>1</sup>, Gautam Shine<sup>1</sup>, Vincent E. Dorgan<sup>2</sup>, Krishna C. Saraswat<sup>1</sup>, Eric Pop<sup>1</sup> #### 1. MoS<sub>2</sub> Device Fabrication and Characterization We exfoliate MoS<sub>2</sub> flakes onto 90 nm of SiO<sub>2</sub> supported by a highly doped Si substrate (p-type, resistivity $< 5 \times 10^{-3} \ \Omega \cdot \text{cm}$ ) using the "tape method." Monolayer and multilayer flakes are first identified with optical microscopy (Figure S1a, showing flake in a completed TLM device), and then confirmed with Raman spectroscopy (Figure S1b). We then use atomic force microscopy (AFM) to verify the flake thicknesses (Figure S1c-d). Before depositing the metal electrodes we use electron beam (e-beam) lithography and a XeF<sub>2</sub> etch to pattern the MoS<sub>2</sub> into a well-defined channel. The XeF<sub>2</sub> etch consists of 2 cycles at 60 s/cycle and XeF<sub>2</sub> pressure = 3 Torr. Finally, we use e-beam lithography again to pattern the metal electrodes. Two different e-beam evaporation systems are used in the metal depositions. The first one has a base pressure of $\sim 10^{-6}$ Torr, while the other has a base pressure of $< 10^{-9}$ Torr. The high-vacuum system remains at low pressure for 3-month-long intervals and the sources are rarely changed, maintaining cleanliness. Using an ultra-high vacuum system ( $P_D = 10^{-9}$ Torr) for metal deposition is particularly important for low-workfunction metals such as Sc which may oxidize very easily. **Fig. S1:** (a) Optical image of a typical TLM structure on exfoliated MoS<sub>2</sub>. (b) Raman spectrum of a MoS<sub>2</sub> device showing the characteristic $E_{2g}^{1}$ and $A_{1g}$ peaks. (c) AFM image of a TLM structure on exfoliated MoS<sub>2</sub>. (d) Height profile of the MoS<sub>2</sub> flake by AFM, along the red cut-line in (c). ## 2. Thermal Annealing of Devices and Contacts Typically, devices are annealed in our vacuum probe station ( $\sim 10^{-5}$ Torr) for 2 hours at T=300 °C just before electrical measurements are performed without breaking vacuum. The effect is to evaporate adsorbates off the surface of the MoS<sub>2</sub> channel, resulting in substantially reduced hysteresis and improved current drive. Note that the improved current drive results from a decrease in $V_T$ in the channel, not from an improvement in $R_C$ . Vacuum annealing can have a small detrimental effect on $R_C$ as shown in Figure S2.\* For Ni contacts in particular, $R_C$ appears to increase by $\sim 25\%$ after the thermal anneal, however a lesser effect is noticed for the oxidation resistant Au contacts. Although we do not have similar measure- <sup>&</sup>lt;sup>1</sup> Electrical Engineering, Stanford University, Stanford, CA, 94305, USA <sup>&</sup>lt;sup>2</sup> Electrical and Computer Engineering, Univ. Illinois Urbana-Champaign, Urbana, IL, 61801, USA. Present address: Intel Corporation, Hillsboro, Oregon 97124, USA <sup>\*</sup> The term "vacuum annealing" could be more properly called "low-pressure annealing" as the probe station at $10^{-5}$ Torr will still retain some residual $O_2$ and $H_2O$ . ments for Ti contacts, we believe they suffer similar degradation like Ni, due to their tendency to oxidize. Since the thermal annealing results in device stability and lack of hysteresis (which are important for consistent electrical measurements), it has an overall positive effect for our characterization. **Fig. S2:** $R_{\rm C}$ for Au (a) and Ni (b) contacts extracted from TLM structures. Measurements performed immediately before (red) and immediately after (blue) the vacuum anneal, in the same probe station, without breaking vacuum. The different over-drive voltage ranges in Fig. S2a resulted from a decrease in $V_{\rm T}$ . ## 3. Four-probe vs. Transfer Length Method (TLM) Measurements We find that four-probe measurements on TMDs can yield inaccurate estimates of $R_{\rm C}$ . To demonstrate this, we have measured the $R_{\rm C}$ of Ni-MoS<sub>2</sub> contacts with a four-probe structure and a TLM structure on the same MoS<sub>2</sub> flake. In a four-probe configuration (Figure S3a), a bias current ( $I_{\rm BIAS}$ ) is applied between the outer electrodes, while the voltage on the inner sense electrodes is measured ( $V_{\rm 1}$ and $V_{\rm 2}$ ). Ideally, the sense electrodes should not alter the current path in the material, allowing for an accurate measurement of the channel resistance by $R_{\rm CH} = (V_{\rm 1} - V_{\rm 2})/I_{\rm BIAS}$ . However, the inner sense electrodes can be invasive, shunting the current through the path of least resistance as shown in Figure S3a. The shunted current causes an additional voltage drop across the Ni-MoS<sub>2</sub> interface caused by $R_{\rm C}$ , leading to an inaccurate measurement of the channel resistance in the four-probe configuration ( $R_{\rm CH}^*$ ) (Figure S3b). We account for this with a parameter $0 < \alpha < 1$ , which indicates the portion of current shunted by the sense electrodes. $$R_{\text{CH}}^* \approx R_{\text{SH}} + \alpha (2R_{\text{C}})$$ $R_{\text{C}}^* = (R_{\text{TOT}} - R_{\text{CH}}^*)/2 = (2R_{\text{C}} + R_{\text{SH}} - R_{\text{SH}} - \alpha (2R_{\text{C}}))/2 = R_{\text{C}}(1-\alpha)$ $\alpha = 1 - R_{\text{C}}^*/R_{\text{C}}$ Here $R_{\rm C}^*$ is the (inaccurate) contact resistance extracted by the four-probe measurement, while $R_{\rm C}$ is the true contact resistance measured by TLM. In other words, the four-probe measurement will always underestimate the contact resistance, due to the current shunting through the sense electrodes. $R_{\rm TOT}$ is the total device resistance found by a two-probe measurement on the inner sense electrodes in the four probe configuration. This simple model is not exact since $R_{\rm C}$ includes both the interface and access resistance, but it illustrates the essential physics. In Figure S3c, $\alpha$ initially increases with $V_{\rm G}$ due to the sharp decline in $\rho_{\rm C}$ . However, $\alpha$ eventually decreases as the sheet resistance under the contact decreases with $V_{\rm G}$ . Note that $\alpha \to 0$ as $R_{\rm SH} \to 0$ , and $\alpha \to 1$ as $R_{\rm SH} \to \infty$ . With the four probe measurement used here, $R_{\rm C}^*$ underestimates $R_{\rm C}$ by more than a factor of 10 at $V_{\rm G}$ - $V_{\rm T}$ = 10 V (maximum $\alpha$ ), where $R_{\rm C}^* \approx 1.5$ k $\Omega$ · $\mu$ m and $R_{\rm C}$ = 30 k $\Omega$ · $\mu$ m. **Fig. S3:** (a) Representation of a typical four-probe measurement structure. A bias current ( $I_{BIAS}$ ) is applied between outer electrodes, while the voltage is measured on the inner sense electrodes ( $V_1$ and $V_2$ ). Red arrows indicate the direction of current flow. (b) Measured contact resistance ( $R_C$ ) vs. overdrive voltage ( $V_G$ - $V_T$ ) for transfer length method (TLM) and four-probe measurements showing how much the four-probe measurements can *underestimate* $R_C$ . (b) $\alpha$ vs. ( $V_G$ - $V_T$ ) for the graph in part (b). $\alpha = 1 - R_C^*/R_C$ . $R_C^*$ is the contact resistance obtained by the 4-probe measurement and $R_C$ is that measured by TLM. #### 4. Contact Degradation Au contacts are resistant to interface degradation over time (Figure S4a) without an encapsulation layer, while Ni contacts degrade significantly over 6 months (Figure S4b). The degradation is likely due to oxidation at the interface. Low work function metals such as Sc and Ti also show significant $R_{\rm C}$ degradation due to oxidation, even just after the contact deposition. Note that resistance to degradation over time, in this case, is solely related to the oxidation resistance of metal. Thus, Au contacts deposited at low or high vacuum should be resistant to degradation. **Fig. S4:** $R_{\rm C}$ for Au (a) and Ni (b) contacts, comparing the degradation of the $R_{\rm C}$ with time. We also plot the *total* device resistance ( $R_{TOT}$ ) to show the device degradation over time. Figure S5 shows both long channel ( $R_{CH}$ dominated) and short channel ( $R_{C}$ dominated) devices to decouple the effects of degradation on each part of the device (channel- vs. contact-dominated). For long channel devices with Ni and Au contacts, there is very little increase in $R_{TOT}$ , indicating only a minor degradation of the channel. However, for the short channels, Au contacted devices remain the same while Ni contacted devices show a large increase. The difference here indicates that the mechanism of contact degradation is related solely to the contact metals themselves, not to degradation of the MoS<sub>2</sub> mobility (from S vacancies, etc.). Fig. S5: (a) Total device resistance ( $R_{\rm TOT}$ ) vs. gate overdrive voltage ( $V_{\rm G}$ - $V_{\rm T}$ ) for both short (L=100 nm) and long (L=1 µm) channel devices using (a) Au contacts deposited at ultra-high vacuum ( $P_{\rm D}=10^{-9}$ Torr) and (b) Ni contacts deposited at low vacuum ( $P_{\rm D}=10^{-6}$ Torr). Measurements taken just after fabrication are dashed lines. Measurements taken 4-6 months later are solid lines. ## 5. Accuracy of TLM Extractions We point out the importance of using careful, accurate TLM measurements, and some potential pit-falls. Our TLM measurements are very robust due to the following implementations: - 1) We account for threshold voltage ( $V_T$ ) variation between the different MoS<sub>2</sub> channels. For instance, Figure S6a below shows the $V_T$ variation for a device with clean Au ( $P_D = 10^{-9}$ Torr) contacts. The $V_T$ variation (-18 V to -22 V) is significant, and must be accounted for. We eliminate the $V_T$ variation by extracting $R_C$ at specific overdrive voltages ( $V_G V_T$ ), resulting in a more accurate estimation of $R_C$ . - 2) We use a larger number ( $\geq$ 6) of channel lengths for improved $R_{TOT}$ vs L fits, down to L = 100 nm. Figure S6b shows one of our TLM extractions ( $R_{TOT}$ vs L) with deliberately fewer, only 4 channel lengths. Note that even though the 4 data points ( $R_{TOT}$ ) appear to be very co-linear, the resulting $R_{C}$ estimation yields large errors ( $\pm$ 400 $\Omega$ · $\mu$ m) and underestimates the true $R_{C}$ by a factor of 2. The error range results from using only 4 channels, as well as from using large L where $R_{TOT}$ is dominated by the channel resistance. - 3) We etch the MoS<sub>2</sub> channel for a constant channel width (W). The uniform MoS<sub>2</sub> channels eliminate the possibility of width variation affecting the $R_C$ extraction. **Fig. S6.** (a) Threshold voltage $(V_T)$ vs. L for a TLM structure on MoS<sub>2</sub> using Au contacts deposited at ultrahigh vacuum $(P_D = 10^{-9} \text{ Torr})$ . (b) Total device resistance $(R_{TOT})$ vs channel length (L) for a TLM structure on MoS<sub>2</sub> using only 4 relatively long channel lengths. (c) Contact resistance $(R_C)$ vs carrier density (n), as extracted from the TLM in (b), showing the large resulting uncertainty and underestimation of $R_C$ . #### 6. Schottky Barrier Height Extractions Figure S7 shows the extraction of $\phi_{\rm eff}$ for Au (a-c) and Ni contacts (d-f). The extraction of $\phi_{\rm eff}$ is taken from four $I_{\rm D}$ - $V_{\rm G}$ curves measured in the range T=100–200 K. Extraction of $\phi_{\rm eff}$ using the Richardson plots leads to the plots of $\phi_{\rm eff}$ vs. $E_{\rm N}$ , where $E_{\rm N}$ is the vertical electric field from the gate electrode to the channel. Note here that $\phi_{\rm eff}$ is an effective barrier height that includes both thermionic and field emission. At the flat-band transition the true Schottky barrier height (due only to thermionic emission) can be extracted, as shown in Figure S8. Since the measured $I_{\rm D}$ of our devices is limited by gate leakage for $V_{\rm G} \ll V_{\rm T}$ , we cannot extract $\Phi_{\rm B}$ for a larger range of $E_{\rm N}$ that reaches the flat-band voltage, preventing an accurate estimate of $\phi_{\rm eff}$ . Thus we take $\Phi_{\rm B}=150$ meV for Ni and Au contacts, which has been measured elsewhere. An in-depth discussion of $\Phi_{\rm B}$ extractions from Schottky barrier FETs can be found elsewhere. **Fig. S7:** (a) Transfer curve ( $I_D$ vs. $V_G$ ) at $V_{DS} = 100$ mV for Au-contacted MoS<sub>2</sub> ( $P_D = 10^{-6}$ Torr) measured from T = 100-200 K. (b) Richardson plot for Au contacts ( $P_D = 10^{-6}$ Torr). (c) $\phi_{eff}$ vs. $E_N$ for Au ( $P_D = 10^{-6}$ Torr, red) and Au ( $P_D = 10^{-9}$ Torr, blue). (d) Transfer curve ( $I_D$ vs. $V_G$ ) at $V_{DS} = 100$ mV for Ni-contacted MoS<sub>2</sub> ( $P_D = 10^{-6}$ Torr) measured from T = 100-200 K. (e) Richardson plot for Ni contacts. (f) $\phi_{eff}$ vs. $E_N$ for Ni contacts ( $P_D = 10^{-6}$ Torr) for a monolayer and multilayer device. **Fig. S8:** Band diagrams of the MoS<sub>2</sub> channel at different stages of the $\Phi_B$ extraction. Blue (red) arrows represent thermionic (field) emission. (a) Only thermionic emission contributes, and changes in $V_G$ (or $E_N$ ) produce large changes in $\phi_{eff}$ . (b) $\phi_{eff}$ equals the true Schottky barrier height ( $\Phi_B$ ) at the flat-band transition. (c) Field emission begins to contribute, resulting in a gradual decrease in $\phi_{eff}$ with increasing $E_N$ as shown here and in Figures S7c,f. (d) Field-emission dominates. #### 7. Metal-MoS<sub>2</sub> Interface Resistance Model This model assumes a parabolic energy dispersion in the contact metal and MoS<sub>2</sub>, described by three effective masses: one for the 3D density of states, one for the 2D density of the modes in the parallel plane, and one for the tunneling probability. Conservation of the parallel wavevector, $k_{\parallel}$ defined in the plane of the metal-MoS<sub>2</sub> interface, allows integration over the transverse wavevector, $k_{\perp}$ perpendicular to the metal-MoS<sub>2</sub> interface. Thus the current density (J) is: $$J = \frac{qm^{*}kT}{2\pi^{2}\hbar^{3}} \int d\varepsilon_{\perp} T(\varepsilon_{\perp}) \log \left( \frac{1 - \exp\left(\frac{E_{F1} - \varepsilon_{\perp}}{kT}\right)}{1 + \exp\left(\frac{E_{F2} - \varepsilon_{\perp}}{kT}\right)} \right)$$ Where $T(\varepsilon_{\perp})$ is the transmission probability at transverse energy $\varepsilon_{\perp} = \hbar^2 k_{\perp}^2 / 2m^*$ , $m^*$ is the mode counting effective mass, and $E_{\rm F1}$ , $E_{\rm F2}$ are the Fermi energies on each side of the barrier. Note that both thermionic emission and tunneling are accounted for here, allowing for calculations of $R_{\rm C}$ as a function T and n over wide ranges. Once the potential profile is determined by the 1D Poisson equation using an effective metal work function to match the experimental Schottky barrier height, $T(\varepsilon_{\perp})$ can be calculated using the transfer matrix method. In this calculation, the degree of Fermi level pinning is accounted for by shifting the vacuum level and semiconductor surface potential. The pinning results in a small Schottky barrier for electrons, taken to be $\Phi_{\rm B} = 150$ meV for Ni and Au contacts. The specific interfacial resistivity is $\rho_{\rm i} = \frac{\partial V}{\partial J}|_{V=0}$ , which describes solely interfacial resistance (between the top MoS<sub>2</sub> layer and the metal) and can therefore be smaller than the contact resistivity ( $\rho_{\rm C}$ ) which includes contributions from regions immediately above and below the interface. Thus while $\rho_{\rm C} \ge \rho_{\rm i}$ (see Figure S10) we use $\rho_{\rm i}$ to calculate $R_{\rm C}$ vs. T for simplicity since the determination of $\rho_{\rm C}$ requires prior knowledge of the inter-layer (between layers) transport underneath the contact. If the contribution of interlayer transport is small (most current flows in the top layer), then $\rho_i \approx \rho_C$ . This is a reasonable assumption here, as our extracted $\rho_i$ and $\rho_C$ only differ by a factor of ~4 over the range of n (i.e. a factor of two in the $R_C$ calculation). Note that there is undetermined uncertainty in $\rho_i$ itself, since $\rho_i$ varies exponentially with $\Phi_B$ , which we have assumed to be 150 meV. Regardless of the difference between $\rho_i$ and $\rho_C$ , the qualitative trends support our conclusion that access resistance improves with lower contact deposition pressure. #### 8. Contact Morphology The most common adsorbate from air is water, and has been shown to be the primary cause of hysteresis in MoS<sub>2</sub> FETs.<sup>6</sup> In addition, the removal of water adsorbates by heating can result in more than 10 times improvement in the mobility as a result of decreased Coulomb impurity scattering in the MoS<sub>2</sub> channel.<sup>6-8</sup> However, adsorbates at the metal-MoS<sub>2</sub> interface cannot be removed by heating, and thus permanently increase scattering underneath the contacts. MoS<sub>2</sub> is particularly hydrophilic owing to the polarity of the sulfur surface<sup>9</sup> indicating that the amount of adsorbed water will depend on the environmental pressure if the MoS<sub>2</sub> is not capped with a dielectric. In our study, an ultra-low deposition pressure reduces the amount of adsorbates (i.e. water, oxygen) at the metal-MoS<sub>2</sub> interface, leading to an increase in $\mu$ <sub>C</sub>. This improved transport decreases the access resistance into the channel, lowering the R<sub>C</sub>. **Fig. S9:** (a) Colorized scanning electron microscope (SEM) image of the morphology of Au electrodes deposited at high vacuum ( $P_D = 10^{-9}$ Torr). The Au film is 40 nm thick. (b) Image of Au electrodes ( $P_D = 10^{-9}$ Torr) on MoS<sub>2</sub> and SiO<sub>2</sub>. The Au grain size appears large on the MoS<sub>2</sub>. (c) Image of Au electrodes ( $P_D = 10^{-6}$ Torr) on MoS<sub>2</sub> and SiO<sub>2</sub>. The Au grains appear nanocrystalline on the MoS<sub>2</sub>. (d) Colorized SEM image of Ti contacts ( $P_D = 10^{-9}$ Torr) on MoS<sub>2</sub> and SiO<sub>2</sub> (20 nm Ti with 30 nm Au capping layer). The different morphologies of Au contacts deposited at high and low $P_{\rm D}$ offer further insight into the effect of interfacial adsorbates on $R_{\rm C}$ . Au contacts deposited on SiO<sub>2</sub> typically show a granular structure regardless of $P_{\rm D}$ (Figure S9a). When deposited under clean conditions ( $P_{\rm D} = 10^{-9}$ Torr), this granular structure is maintained on the MoS<sub>2</sub> (Figure S9b). However, under less clean conditions ( $P_{\rm D} = 10^{-6}$ Torr), the granularity is more nanocrystalline (Figure S9c), which has been observed elsewhere. Typically, Ti, Ni, and Sc contacts also lack any observable granularity (Figure S9d). The improved Au morphology at lower deposition pressure could result from fewer interface adsorbates causing grain nucleation. More specifically, lower deposition pressures appear to lower the Au-MoS<sub>2</sub> binding energy ( $E_{\rm B}$ ) relative to the Au cohesive energy ( $E_{\rm C}$ ), resulting in larger clustering. We believe that the larger grain sizes result in a smoother interface, increasing $\mu_{\rm C}$ and lowering the access resistance to the channel. While this study has focused on device demonstrations, understanding the contact interface from a surface science perspective will require further investigation. This could be achieved, for example using in situ X-ray photoelectron spectroscopy (XPS) during contact deposition<sup>11</sup>, residual gas analysis<sup>12</sup>, or other surface analysis techniques for examining the formation and composition of adsorbates on the surface of MoS<sub>2</sub>. ## 9. Specific Interfacial Resistivity (ρ<sub>i</sub>) vs. Contact Resistivity (ρ<sub>c</sub>) **Fig. S10:** Specific interfacial resistivity ( $\rho_i$ , line) and contact resistivity ( $\rho_C$ , solid circles) vs. carrier density (n) for clean Au contacts to MoS<sub>2</sub>. As discussed in the manuscript, the specific *interfacial* resistivity ( $\rho_i$ ) refers solely to transport through the Schottky barrier at the metal-MoS<sub>2</sub> interface. However, the specific contact resistivity ( $\rho_C$ ) accounts for both the Schottky barrier and any vertical, interlayer transport under the contact. Thus, in general, $\rho_C > \rho_i$ . Measurements of $\rho_C$ and calculations of $\rho_i$ for clean Au contacts to MoS<sub>2</sub> are shown in Figure S10. Clear- ly, $\rho_C > \rho_i$ , indicating a contribution from the interlayer resistance. However, the similarity is remarkable considering the exponential dependence of $\rho_i$ on the choice of Schottky barrier height and doping. ## 10. Contact Pitch (CP) The contact pitch (CP), an important industry metric for device scaling, $^{13-15}$ is roughly equal to $L + L_{\rm C}$ , as shown in Figure S11 for a SOI device. Here, L includes the gate length as well as the spacer regions between the gate and source-drain electrodes, which typically play a role in reducing parasitic capacitances. As our devices are back-gated, our minimum CP for MoS<sub>2</sub> FETs ( $\sim$ 70 nm) does not include contributions from spacer regions, and these would have to be analyzed (and optimized) separately for a top-gated geometry. Nevertheless, the $\sim$ 70 nm CP (with 40 nm channel and 20-30 nm contacts) shown in Figure 5 of the main write-up represents the smallest TMD FETs with the shortest contacts studied to date. **Fig. S11:** Contact pitch (CP) of a typical FET, here shown for a Si-on-insulator (SOI) device. BOX denotes the buried oxide. The CP is the key parameter determining device density. ## 11. Rc estimates for monolayer MoS2 We were unable to perform an accurate TLM $R_{\rm C}$ extraction on monolayer MoS<sub>2</sub> due to device-to-device variation of measured resistances. However, we can estimate an upper bound of the monolayer $R_{\rm C}$ by subtracting the typical channel resistance of multilayer devices ( $R_{\rm CH} = R_{\rm SH}L/W$ , based on $R_{\rm SH} \sim 30~{\rm k}\Omega/{\rm sq}$ . at $\sim 6 \times 10^{12}~{\rm cm}^{-2}$ carrier density, similar to that of the monolayer devices) from the total device resistance ( $R_{\rm TOT}$ ). The results, shown in Table S1, indicate a large range of $R_{\rm C}$ values. Since $R_{\rm SH}$ is typically higher ( $\mu$ is lower) for monolayer devices, <sup>16</sup> the values in Table S1 and Figure 6a represent upper bounds for the estimates of $R_{\rm C}$ to monolayer MoS<sub>2</sub>. | L (nm) | R <sub>TOT</sub> (kΩ·μm) | R <sub>TOT</sub> /2<br>(kΩ·μm) | R <sub>SH</sub> L<br>(kΩ·μm) | $R_{\mathrm{C}} pprox (R_{\mathrm{TOT}} - R_{\mathrm{SH}} L)/2 \ (k\Omega \cdot \mu \mathrm{m})$ | |--------|--------------------------|--------------------------------|------------------------------|--------------------------------------------------------------------------------------------------| | 200 | 134 | 67 | 6 | 64 | | 300 | 228 | 114 | 9 | 109.5 | | 750 | 28 | 14 | 22.5 | 2.75 | | 1000 | 94 | 47 | 30 | 32 | **Table S1:** Resistance measurements and extractions for various monolayer $MoS_2$ devices on the same exfoliated flake, with Ni contacts. All resistances are normalized by the device width (here $W \approx 3 \mu m$ ). ## **Supplementary References** - 1. Das, S.; Chen, H.-Y.; Penumatcha, A. V.; Appenzeller, J. Nano Letters 2012, 13, (1), 100-105. - 2. Kaushik, N.; Nipane, A.; Basheer, F.; Dubey, S.; Grover, S.; Deshmukh, M.; Lodha, S., Evaluating Au and Pd contacts in mono and multilayer MoS2 transistors. In *Device Research Conference*, Santa Barbara, CA, 2014. - 3. Pearman, D. Electrical Characterisation and Modelling of Schottky barrier metal source/drain MOSFETs. University of Warwick, 2007. - 4. Schroder, D. K., *Semiconductor Material and Device Characterization*. Third ed.; John Wiley & Sons: 2006. - 5. Berger, H. Solid-State Electronics 1971, 15, 145-158. - 6. Late, D. J.; Liu, B.; Matte, H. S. S. R.; Dravid, V. P.; Rao, C. N. R. ACS Nano 2012, 6, (6), 5635-5641. - 7. Jariwala, D.; Sangwan, V. K.; Late, D. J.; Johns, J. E.; Dravid, V. P.; Marks, T. J.; Lauhon, L. J.; Hersam, M. C. *Applied Physics Letters* **2013**, 102, (17). - 8. Qiu, H.; Pan, L.; Yao, Z.; Li, J.; Shi, Y.; Wang, X. Applied Physics Letters **2012**, 100, (12), 123104. - 9. Holinski, R.; Gänsheimer, J. Wear 1972, 19, (3), 329-342. - 10. Gong, C.; Huang, C.; Miller, J.; Cheng, L.; Hao, Y.; Cobden, D.; Kim, J.; Ruoff, R. S.; Wallace, R. M.; Cho, K.; Xu, X.; Chabal, Y. J. *ACS Nano* **2013**, 7, (12), 11350-11357. - 11. Gong, C.; McDonnell, S.; Qin, X.; Azcatl, A.; Dong, H.; Chabal, Y. J.; Cho, K.; Wallace, R. M. *ACS Nano* **2014**, 8, (1), 642-649. - 12. Rozgonyi, G. A.; Polito, W. J.; Schwartz, B. Vacuum 1966, 16, (3), 121-124. - 13. Deng, J.; Kim, K.; Chuang, C.-T.; Wong, H.-S. P. *IEEE Trans. Electron Devices* **2007**, 54, (5), 1148-1155. - 14. Wei, L.; Deng, J.; Chang, L.-W.; Kim, K.; Chuang, C.-T.; Wong, H. S. P. *IEEE Trans. Electron Devices* **2009**, 56, (2), 312-320. - 15. Packan, P.; Akbar, S.; Armstrong, M.; Bergstrom, D.; Brazier, M.; Deshpande, H.; Dev, K.; Ding, G.; Ghani, T.; Golonzka, O.; Han, W.; He, J.; Heussner, R.; James, R.; Jopling, J.; Kenyon, C.; Lee, S. H.; Liu, M.; Lodha, S.; Mattis, B.; Murthy, A.; Neiberg, L.; Neirynck, J.; Pae, S.; Parker, C.; Pipes, L.; Sebastian, J.; Seiple, J.; Sell, B.; Sharma, A.; Sivakumar, S.; Song, B.; St.Amour, A.; Tone, K.; Troeger, T.; Weber, C.; Zhang, K.; Luo, Y.; Natarajan, S. High performance 32nm logic technology featuring 2nd generation high-k + metal gate transistors, *Electron Devices Meeting (IEDM)*, **2009**, 1-4. - 16. Das, S.; Appenzeller, J. physica status solidi (RRL) **2013**, 7, (4), 268-273.